Updated experiments12 for the latest Coriolis.
[soclayout.git] / experiments12 / spblock_512w64b8w.vbe
1
2 -- Phony VHDL interface for SRAM block.
3
4 entity spblock_512w64b8w is
5 port ( clk : in bit
6 ; we : in bit_vector( 7 downto 0)
7 ; a : in bit_vector( 8 downto 0)
8 ; d : in bit_vector(63 downto 0)
9 ; q : out bit_vector(63 downto 0)
10 ; vdd : in bit
11 ; vss : in bit
12 );
13 end spblock_512w64b8w;
14
15 architecture behavioral of spblock_512w64b8w is
16
17 begin
18
19 end behavioral;