Add documentation for the MIPS assembler's -march=from-abi command line option
[binutils-gdb.git] / gas / doc / c-mips.texi
1 @c Copyright (C) 1991-2023 Free Software Foundation, Inc.
2 @c This is part of the GAS manual.
3 @c For copying conditions, see the file as.texinfo.
4 @ifset GENERIC
5 @page
6 @node MIPS-Dependent
7 @chapter MIPS Dependent Features
8 @end ifset
9 @ifclear GENERIC
10 @node Machine Dependencies
11 @chapter MIPS Dependent Features
12 @end ifclear
13
14 @cindex MIPS processor
15 @sc{gnu} @code{@value{AS}} for MIPS architectures supports several
16 different MIPS processors, and MIPS ISA levels I through V, MIPS32,
17 and MIPS64. For information about the MIPS instruction set, see
18 @cite{MIPS RISC Architecture}, by Kane and Heindrich (Prentice-Hall).
19 For an overview of MIPS assembly conventions, see ``Appendix D:
20 Assembly Language Programming'' in the same work.
21
22 @menu
23 * MIPS Options:: Assembler options
24 * MIPS Macros:: High-level assembly macros
25 * MIPS Symbol Sizes:: Directives to override the size of symbols
26 * MIPS Small Data:: Controlling the use of small data accesses
27 * MIPS ISA:: Directives to override the ISA level
28 * MIPS assembly options:: Directives to control code generation
29 * MIPS autoextend:: Directives for extending MIPS 16 bit instructions
30 * MIPS insn:: Directive to mark data as an instruction
31 * MIPS FP ABIs:: Marking which FP ABI is in use
32 * MIPS NaN Encodings:: Directives to record which NaN encoding is being used
33 * MIPS Option Stack:: Directives to save and restore options
34 * MIPS ASE Instruction Generation Overrides:: Directives to control
35 generation of MIPS ASE instructions
36 * MIPS Floating-Point:: Directives to override floating-point options
37 * MIPS Syntax:: MIPS specific syntactical considerations
38 @end menu
39
40 @node MIPS Options
41 @section Assembler options
42
43 The MIPS configurations of @sc{gnu} @code{@value{AS}} support these
44 special options:
45
46 @table @code
47 @cindex @code{-G} option (MIPS)
48 @item -G @var{num}
49 Set the ``small data'' limit to @var{n} bytes. The default limit is 8 bytes.
50 @xref{MIPS Small Data,, Controlling the use of small data accesses}.
51
52 @cindex @code{-EB} option (MIPS)
53 @cindex @code{-EL} option (MIPS)
54 @cindex MIPS big-endian output
55 @cindex MIPS little-endian output
56 @cindex big-endian output, MIPS
57 @cindex little-endian output, MIPS
58 @item -EB
59 @itemx -EL
60 Any MIPS configuration of @code{@value{AS}} can select big-endian or
61 little-endian output at run time (unlike the other @sc{gnu} development
62 tools, which must be configured for one or the other). Use @samp{-EB}
63 to select big-endian output, and @samp{-EL} for little-endian.
64
65 @item -KPIC
66 @cindex PIC selection, MIPS
67 @cindex @option{-KPIC} option, MIPS
68 Generate SVR4-style PIC. This option tells the assembler to generate
69 SVR4-style position-independent macro expansions. It also tells the
70 assembler to mark the output file as PIC.
71
72 @item -mvxworks-pic
73 @cindex @option{-mvxworks-pic} option, MIPS
74 Generate VxWorks PIC. This option tells the assembler to generate
75 VxWorks-style position-independent macro expansions.
76
77 @cindex MIPS architecture options
78 @item -mips1
79 @itemx -mips2
80 @itemx -mips3
81 @itemx -mips4
82 @itemx -mips5
83 @itemx -mips32
84 @itemx -mips32r2
85 @itemx -mips32r3
86 @itemx -mips32r5
87 @itemx -mips32r6
88 @itemx -mips64
89 @itemx -mips64r2
90 @itemx -mips64r3
91 @itemx -mips64r5
92 @itemx -mips64r6
93 Generate code for a particular MIPS Instruction Set Architecture level.
94 @samp{-mips1} corresponds to the R2000 and R3000 processors,
95 @samp{-mips2} to the R6000 processor, @samp{-mips3} to the
96 R4000 processor, and @samp{-mips4} to the R8000 and R10000 processors.
97 @samp{-mips5}, @samp{-mips32}, @samp{-mips32r2}, @samp{-mips32r3},
98 @samp{-mips32r5}, @samp{-mips32r6}, @samp{-mips64}, @samp{-mips64r2},
99 @samp{-mips64r3}, @samp{-mips64r5}, and @samp{-mips64r6} correspond to
100 generic MIPS V, MIPS32, MIPS32 Release 2, MIPS32 Release 3, MIPS32
101 Release 5, MIPS32 Release 6, MIPS64, and MIPS64 Release 2, MIPS64
102 Release 3, MIPS64 Release 5, and MIPS64 Release 6 ISA processors,
103 respectively. You can also switch instruction sets during the assembly;
104 see @ref{MIPS ISA, Directives to override the ISA level}.
105
106 @item -mgp32
107 @itemx -mfp32
108 Some macros have different expansions for 32-bit and 64-bit registers.
109 The register sizes are normally inferred from the ISA and ABI, but these
110 flags force a certain group of registers to be treated as 32 bits wide at
111 all times. @samp{-mgp32} controls the size of general-purpose registers
112 and @samp{-mfp32} controls the size of floating-point registers.
113
114 The @code{.set gp=32} and @code{.set fp=32} directives allow the size
115 of registers to be changed for parts of an object. The default value is
116 restored by @code{.set gp=default} and @code{.set fp=default}.
117
118 On some MIPS variants there is a 32-bit mode flag; when this flag is
119 set, 64-bit instructions generate a trap. Also, some 32-bit OSes only
120 save the 32-bit registers on a context switch, so it is essential never
121 to use the 64-bit registers.
122
123 @item -mgp64
124 @itemx -mfp64
125 Assume that 64-bit registers are available. This is provided in the
126 interests of symmetry with @samp{-mgp32} and @samp{-mfp32}.
127
128 The @code{.set gp=64} and @code{.set fp=64} directives allow the size
129 of registers to be changed for parts of an object. The default value is
130 restored by @code{.set gp=default} and @code{.set fp=default}.
131
132 @item -mfpxx
133 Make no assumptions about whether 32-bit or 64-bit floating-point
134 registers are available. This is provided to support having modules
135 compatible with either @samp{-mfp32} or @samp{-mfp64}. This option can
136 only be used with MIPS II and above.
137
138 The @code{.set fp=xx} directive allows a part of an object to be marked
139 as not making assumptions about 32-bit or 64-bit FP registers. The
140 default value is restored by @code{.set fp=default}.
141
142 @item -modd-spreg
143 @itemx -mno-odd-spreg
144 Enable use of floating-point operations on odd-numbered single-precision
145 registers when supported by the ISA. @samp{-mfpxx} implies
146 @samp{-mno-odd-spreg}, otherwise the default is @samp{-modd-spreg}
147
148 @item -mips16
149 @itemx -no-mips16
150 Generate code for the MIPS 16 processor. This is equivalent to putting
151 @code{.module mips16} at the start of the assembly file. @samp{-no-mips16}
152 turns off this option.
153
154 @item -mmips16e2
155 @itemx -mno-mips16e2
156 Enable the use of MIPS16e2 instructions in MIPS16 mode. This is equivalent
157 to putting @code{.module mips16e2} at the start of the assembly file.
158 @samp{-mno-mips16e2} turns off this option.
159
160 @item -mmicromips
161 @itemx -mno-micromips
162 Generate code for the microMIPS processor. This is equivalent to putting
163 @code{.module micromips} at the start of the assembly file.
164 @samp{-mno-micromips} turns off this option. This is equivalent to putting
165 @code{.module nomicromips} at the start of the assembly file.
166
167 @item -msmartmips
168 @itemx -mno-smartmips
169 Enables the SmartMIPS extensions to the MIPS32 instruction set, which
170 provides a number of new instructions which target smartcard and
171 cryptographic applications. This is equivalent to putting
172 @code{.module smartmips} at the start of the assembly file.
173 @samp{-mno-smartmips} turns off this option.
174
175 @item -mips3d
176 @itemx -no-mips3d
177 Generate code for the MIPS-3D Application Specific Extension.
178 This tells the assembler to accept MIPS-3D instructions.
179 @samp{-no-mips3d} turns off this option.
180
181 @item -mdmx
182 @itemx -no-mdmx
183 Generate code for the MDMX Application Specific Extension.
184 This tells the assembler to accept MDMX instructions.
185 @samp{-no-mdmx} turns off this option.
186
187 @item -mdsp
188 @itemx -mno-dsp
189 Generate code for the DSP Release 1 Application Specific Extension.
190 This tells the assembler to accept DSP Release 1 instructions.
191 @samp{-mno-dsp} turns off this option.
192
193 @item -mdspr2
194 @itemx -mno-dspr2
195 Generate code for the DSP Release 2 Application Specific Extension.
196 This option implies @samp{-mdsp}.
197 This tells the assembler to accept DSP Release 2 instructions.
198 @samp{-mno-dspr2} turns off this option.
199
200 @item -mdspr3
201 @itemx -mno-dspr3
202 Generate code for the DSP Release 3 Application Specific Extension.
203 This option implies @samp{-mdsp} and @samp{-mdspr2}.
204 This tells the assembler to accept DSP Release 3 instructions.
205 @samp{-mno-dspr3} turns off this option.
206
207 @item -mmt
208 @itemx -mno-mt
209 Generate code for the MT Application Specific Extension.
210 This tells the assembler to accept MT instructions.
211 @samp{-mno-mt} turns off this option.
212
213 @item -mmcu
214 @itemx -mno-mcu
215 Generate code for the MCU Application Specific Extension.
216 This tells the assembler to accept MCU instructions.
217 @samp{-mno-mcu} turns off this option.
218
219 @item -mmsa
220 @itemx -mno-msa
221 Generate code for the MIPS SIMD Architecture Extension.
222 This tells the assembler to accept MSA instructions.
223 @samp{-mno-msa} turns off this option.
224
225 @item -mxpa
226 @itemx -mno-xpa
227 Generate code for the MIPS eXtended Physical Address (XPA) Extension.
228 This tells the assembler to accept XPA instructions.
229 @samp{-mno-xpa} turns off this option.
230
231 @item -mvirt
232 @itemx -mno-virt
233 Generate code for the Virtualization Application Specific Extension.
234 This tells the assembler to accept Virtualization instructions.
235 @samp{-mno-virt} turns off this option.
236
237 @item -mcrc
238 @itemx -mno-crc
239 Generate code for the cyclic redundancy check (CRC) Application Specific
240 Extension. This tells the assembler to accept CRC instructions.
241 @samp{-mno-crc} turns off this option.
242
243 @item -mginv
244 @itemx -mno-ginv
245 Generate code for the Global INValidate (GINV) Application Specific
246 Extension. This tells the assembler to accept GINV instructions.
247 @samp{-mno-ginv} turns off this option.
248
249 @item -mloongson-mmi
250 @itemx -mno-loongson-mmi
251 Generate code for the Loongson MultiMedia extensions Instructions (MMI)
252 Application Specific Extension. This tells the assembler to accept MMI
253 instructions.
254 @samp{-mno-loongson-mmi} turns off this option.
255
256 @item -mloongson-cam
257 @itemx -mno-loongson-cam
258 Generate code for the Loongson Content Address Memory (CAM)
259 Application Specific Extension. This tells the assembler to accept CAM
260 instructions.
261 @samp{-mno-loongson-cam} turns off this option.
262
263 @item -mloongson-ext
264 @itemx -mno-loongson-ext
265 Generate code for the Loongson EXTensions (EXT) instructions
266 Application Specific Extension. This tells the assembler to accept EXT
267 instructions.
268 @samp{-mno-loongson-ext} turns off this option.
269
270 @item -mloongson-ext2
271 @itemx -mno-loongson-ext2
272 Generate code for the Loongson EXTensions R2 (EXT2) instructions
273 Application Specific Extension. This tells the assembler to accept EXT2
274 instructions.
275 @samp{-mno-loongson-ext2} turns off this option.
276
277 @item -minsn32
278 @itemx -mno-insn32
279 Only use 32-bit instruction encodings when generating code for the
280 microMIPS processor. This option inhibits the use of any 16-bit
281 instructions. This is equivalent to putting @code{.set insn32} at
282 the start of the assembly file. @samp{-mno-insn32} turns off this
283 option. This is equivalent to putting @code{.set noinsn32} at the
284 start of the assembly file. By default @samp{-mno-insn32} is
285 selected, allowing all instructions to be used.
286
287 @item -mfix7000
288 @itemx -mno-fix7000
289 Cause nops to be inserted if the read of the destination register
290 of an mfhi or mflo instruction occurs in the following two instructions.
291
292 @item -mfix-rm7000
293 @itemx -mno-fix-rm7000
294 Cause nops to be inserted if a dmult or dmultu instruction is
295 followed by a load instruction.
296
297 @item -mfix-loongson2f-jump
298 @itemx -mno-fix-loongson2f-jump
299 Eliminate instruction fetch from outside 256M region to work around the
300 Loongson2F @samp{jump} instructions. Without it, under extreme cases,
301 the kernel may crash. The issue has been solved in latest processor
302 batches, but this fix has no side effect to them.
303
304 @item -mfix-loongson2f-nop
305 @itemx -mno-fix-loongson2f-nop
306 Replace nops by @code{or at,at,zero} to work around the Loongson2F
307 @samp{nop} errata. Without it, under extreme cases, the CPU might
308 deadlock. The issue has been solved in later Loongson2F batches, but
309 this fix has no side effect to them.
310
311 @item -mfix-loongson3-llsc
312 @itemx -mno-fix-loongson3-llsc
313 Insert @samp{sync} before @samp{ll} and @samp{lld} to work around
314 Loongson3 LLSC errata. Without it, under extrame cases, the CPU might
315 deadlock. The default can be controlled by the
316 @option{--enable-mips-fix-loongson3-llsc=[yes|no]} configure option.
317
318 @item -mfix-vr4120
319 @itemx -mno-fix-vr4120
320 Insert nops to work around certain VR4120 errata. This option is
321 intended to be used on GCC-generated code: it is not designed to catch
322 all problems in hand-written assembler code.
323
324 @item -mfix-vr4130
325 @itemx -mno-fix-vr4130
326 Insert nops to work around the VR4130 @samp{mflo}/@samp{mfhi} errata.
327
328 @item -mfix-24k
329 @itemx -mno-fix-24k
330 Insert nops to work around the 24K @samp{eret}/@samp{deret} errata.
331
332 @item -mfix-cn63xxp1
333 @itemx -mno-fix-cn63xxp1
334 Replace @code{pref} hints 0 - 4 and 6 - 24 with hint 28 to work around
335 certain CN63XXP1 errata.
336
337 @item -mfix-r5900
338 @itemx -mno-fix-r5900
339 Do not attempt to schedule the preceding instruction into the delay slot
340 of a branch instruction placed at the end of a short loop of six
341 instructions or fewer and always schedule a @code{nop} instruction there
342 instead. The short loop bug under certain conditions causes loops to
343 execute only once or twice, due to a hardware bug in the R5900 chip.
344
345 @item -m4010
346 @itemx -no-m4010
347 Generate code for the LSI R4010 chip. This tells the assembler to
348 accept the R4010-specific instructions (@samp{addciu}, @samp{ffc},
349 etc.), and to not schedule @samp{nop} instructions around accesses to
350 the @samp{HI} and @samp{LO} registers. @samp{-no-m4010} turns off this
351 option.
352
353 @item -m4650
354 @itemx -no-m4650
355 Generate code for the MIPS R4650 chip. This tells the assembler to accept
356 the @samp{mad} and @samp{madu} instruction, and to not schedule @samp{nop}
357 instructions around accesses to the @samp{HI} and @samp{LO} registers.
358 @samp{-no-m4650} turns off this option.
359
360 @item -m3900
361 @itemx -no-m3900
362 @itemx -m4100
363 @itemx -no-m4100
364 For each option @samp{-m@var{nnnn}}, generate code for the MIPS
365 R@var{nnnn} chip. This tells the assembler to accept instructions
366 specific to that chip, and to schedule for that chip's hazards.
367
368 @item -march=@var{cpu}
369 Generate code for a particular MIPS CPU. It is exactly equivalent to
370 @samp{-m@var{cpu}}, except that there are more value of @var{cpu}
371 understood. Valid @var{cpu} value are:
372
373 @quotation
374 2000,
375 3000,
376 3900,
377 4000,
378 4010,
379 4100,
380 4111,
381 vr4120,
382 vr4130,
383 vr4181,
384 4300,
385 4400,
386 4600,
387 4650,
388 5000,
389 rm5200,
390 rm5230,
391 rm5231,
392 rm5261,
393 rm5721,
394 vr5400,
395 vr5500,
396 6000,
397 rm7000,
398 8000,
399 rm9000,
400 10000,
401 12000,
402 14000,
403 16000,
404 4kc,
405 4km,
406 4kp,
407 4ksc,
408 4kec,
409 4kem,
410 4kep,
411 4ksd,
412 m4k,
413 m4kp,
414 m14k,
415 m14kc,
416 m14ke,
417 m14kec,
418 24kc,
419 24kf2_1,
420 24kf,
421 24kf1_1,
422 24kec,
423 24kef2_1,
424 24kef,
425 24kef1_1,
426 34kc,
427 34kf2_1,
428 34kf,
429 34kf1_1,
430 34kn,
431 74kc,
432 74kf2_1,
433 74kf,
434 74kf1_1,
435 74kf3_2,
436 1004kc,
437 1004kf2_1,
438 1004kf,
439 1004kf1_1,
440 interaptiv,
441 interaptiv-mr2,
442 m5100,
443 m5101,
444 p5600,
445 5kc,
446 5kf,
447 20kc,
448 25kf,
449 sb1,
450 sb1a,
451 i6400,
452 i6500,
453 p6600,
454 loongson2e,
455 loongson2f,
456 gs464,
457 gs464e,
458 gs264e,
459 octeon,
460 octeon+,
461 octeon2,
462 octeon3,
463 xlr,
464 xlp
465 @end quotation
466
467 For compatibility reasons, @samp{@var{n}x} and @samp{@var{b}fx} are
468 accepted as synonyms for @samp{@var{n}f1_1}. These values are
469 deprecated.
470
471 In addition the special name @samp{from-abi} can be used, in which
472 case the assembler will select an architecture suitable for whichever
473 ABI has been selected, either via the @option{-mabi=} command line
474 option or the built in default.
475
476 @item -mtune=@var{cpu}
477 Schedule and tune for a particular MIPS CPU. Valid @var{cpu} values are
478 identical to @samp{-march=@var{cpu}}.
479
480 @item -mabi=@var{abi}
481 Record which ABI the source code uses. The recognized arguments
482 are: @samp{32}, @samp{n32}, @samp{o64}, @samp{64} and @samp{eabi}.
483
484 @item -msym32
485 @itemx -mno-sym32
486 @cindex -msym32
487 @cindex -mno-sym32
488 Equivalent to adding @code{.set sym32} or @code{.set nosym32} to
489 the beginning of the assembler input. @xref{MIPS Symbol Sizes}.
490
491 @cindex @code{-nocpp} ignored (MIPS)
492 @item -nocpp
493 This option is ignored. It is accepted for command-line compatibility with
494 other assemblers, which use it to turn off C style preprocessing. With
495 @sc{gnu} @code{@value{AS}}, there is no need for @samp{-nocpp}, because the
496 @sc{gnu} assembler itself never runs the C preprocessor.
497
498 @item -msoft-float
499 @itemx -mhard-float
500 Disable or enable floating-point instructions. Note that by default
501 floating-point instructions are always allowed even with CPU targets
502 that don't have support for these instructions.
503
504 @item -msingle-float
505 @itemx -mdouble-float
506 Disable or enable double-precision floating-point operations. Note
507 that by default double-precision floating-point operations are always
508 allowed even with CPU targets that don't have support for these
509 operations.
510
511 @item --construct-floats
512 @itemx --no-construct-floats
513 The @code{--no-construct-floats} option disables the construction of
514 double width floating point constants by loading the two halves of the
515 value into the two single width floating point registers that make up
516 the double width register. This feature is useful if the processor
517 support the FR bit in its status register, and this bit is known (by
518 the programmer) to be set. This bit prevents the aliasing of the double
519 width register by the single width registers.
520
521 By default @code{--construct-floats} is selected, allowing construction
522 of these floating point constants.
523
524 @item --relax-branch
525 @itemx --no-relax-branch
526 The @samp{--relax-branch} option enables the relaxation of out-of-range
527 branches. Any branches whose target cannot be reached directly are
528 converted to a small instruction sequence including an inverse-condition
529 branch to the physically next instruction, and a jump to the original
530 target is inserted between the two instructions. In PIC code the jump
531 will involve further instructions for address calculation.
532
533 The @code{BC1ANY2F}, @code{BC1ANY2T}, @code{BC1ANY4F}, @code{BC1ANY4T},
534 @code{BPOSGE32} and @code{BPOSGE64} instructions are excluded from
535 relaxation, because they have no complementing counterparts. They could
536 be relaxed with the use of a longer sequence involving another branch,
537 however this has not been implemented and if their target turns out of
538 reach, they produce an error even if branch relaxation is enabled.
539
540 Also no MIPS16 branches are ever relaxed.
541
542 By default @samp{--no-relax-branch} is selected, causing any out-of-range
543 branches to produce an error.
544
545 @item -mignore-branch-isa
546 @itemx -mno-ignore-branch-isa
547 Ignore branch checks for invalid transitions between ISA modes.
548
549 The semantics of branches does not provide for an ISA mode switch, so in
550 most cases the ISA mode a branch has been encoded for has to be the same
551 as the ISA mode of the branch's target label. If the ISA modes do not
552 match, then such a branch, if taken, will cause the ISA mode to remain
553 unchanged and instructions that follow will be executed in the wrong ISA
554 mode causing the program to misbehave or crash.
555
556 In the case of the @code{BAL} instruction it may be possible to relax
557 it to an equivalent @code{JALX} instruction so that the ISA mode is
558 switched at the run time as required. For other branches no relaxation
559 is possible and therefore GAS has checks implemented that verify in
560 branch assembly that the two ISA modes match, and report an error
561 otherwise so that the problem with code can be diagnosed at the assembly
562 time rather than at the run time.
563
564 However some assembly code, including generated code produced by some
565 versions of GCC, may incorrectly include branches to data labels, which
566 appear to require a mode switch but are either dead or immediately
567 followed by valid instructions encoded for the same ISA the branch has
568 been encoded for. While not strictly correct at the source level such
569 code will execute as intended, so to help with these cases
570 @samp{-mignore-branch-isa} is supported which disables ISA mode checks
571 for branches.
572
573 By default @samp{-mno-ignore-branch-isa} is selected, causing any invalid
574 branch requiring a transition between ISA modes to produce an error.
575
576 @cindex @option{-mnan=} command-line option, MIPS
577 @item -mnan=@var{encoding}
578 This option indicates whether the source code uses the IEEE 2008
579 NaN encoding (@option{-mnan=2008}) or the original MIPS encoding
580 (@option{-mnan=legacy}). It is equivalent to adding a @code{.nan}
581 directive to the beginning of the source file. @xref{MIPS NaN Encodings}.
582
583 @option{-mnan=legacy} is the default if no @option{-mnan} option or
584 @code{.nan} directive is used.
585
586 @item --trap
587 @itemx --no-break
588 @c FIXME! (1) reflect these options (next item too) in option summaries;
589 @c (2) stop teasing, say _which_ instructions expanded _how_.
590 @code{@value{AS}} automatically macro expands certain division and
591 multiplication instructions to check for overflow and division by zero. This
592 option causes @code{@value{AS}} to generate code to take a trap exception
593 rather than a break exception when an error is detected. The trap instructions
594 are only supported at Instruction Set Architecture level 2 and higher.
595
596 @item --break
597 @itemx --no-trap
598 Generate code to take a break exception rather than a trap exception when an
599 error is detected. This is the default.
600
601 @item -mpdr
602 @itemx -mno-pdr
603 Control generation of @code{.pdr} sections. Off by default on IRIX, on
604 elsewhere.
605
606 @item -mshared
607 @itemx -mno-shared
608 When generating code using the Unix calling conventions (selected by
609 @samp{-KPIC} or @samp{-mcall_shared}), gas will normally generate code
610 which can go into a shared library. The @samp{-mno-shared} option
611 tells gas to generate code which uses the calling convention, but can
612 not go into a shared library. The resulting code is slightly more
613 efficient. This option only affects the handling of the
614 @samp{.cpload} and @samp{.cpsetup} pseudo-ops.
615 @end table
616
617 @node MIPS Macros
618 @section High-level assembly macros
619
620 MIPS assemblers have traditionally provided a wider range of
621 instructions than the MIPS architecture itself. These extra
622 instructions are usually referred to as ``macro'' instructions
623 @footnote{The term ``macro'' is somewhat overloaded here, since
624 these macros have no relation to those defined by @code{.macro},
625 @pxref{Macro,, @code{.macro}}.}.
626
627 Some MIPS macro instructions extend an underlying architectural instruction
628 while others are entirely new. An example of the former type is @code{and},
629 which allows the third operand to be either a register or an arbitrary
630 immediate value. Examples of the latter type include @code{bgt}, which
631 branches to the third operand when the first operand is greater than
632 the second operand, and @code{ulh}, which implements an unaligned
633 2-byte load.
634
635 One of the most common extensions provided by macros is to expand
636 memory offsets to the full address range (32 or 64 bits) and to allow
637 symbolic offsets such as @samp{my_data + 4} to be used in place of
638 integer constants. For example, the architectural instruction
639 @code{lbu} allows only a signed 16-bit offset, whereas the macro
640 @code{lbu} allows code such as @samp{lbu $4,array+32769($5)}.
641 The implementation of these symbolic offsets depends on several factors,
642 such as whether the assembler is generating SVR4-style PIC (selected by
643 @option{-KPIC}, @pxref{MIPS Options,, Assembler options}), the size of symbols
644 (@pxref{MIPS Symbol Sizes,, Directives to override the size of symbols}),
645 and the small data limit (@pxref{MIPS Small Data,, Controlling the use
646 of small data accesses}).
647
648 @kindex @code{.set macro}
649 @kindex @code{.set nomacro}
650 Sometimes it is undesirable to have one assembly instruction expand
651 to several machine instructions. The directive @code{.set nomacro}
652 tells the assembler to warn when this happens. @code{.set macro}
653 restores the default behavior.
654
655 @cindex @code{at} register, MIPS
656 @kindex @code{.set at=@var{reg}}
657 Some macro instructions need a temporary register to store intermediate
658 results. This register is usually @code{$1}, also known as @code{$at},
659 but it can be changed to any core register @var{reg} using
660 @code{.set at=@var{reg}}. Note that @code{$at} always refers
661 to @code{$1} regardless of which register is being used as the
662 temporary register.
663
664 @kindex @code{.set at}
665 @kindex @code{.set noat}
666 Implicit uses of the temporary register in macros could interfere with
667 explicit uses in the assembly code. The assembler therefore warns
668 whenever it sees an explicit use of the temporary register. The directive
669 @code{.set noat} silences this warning while @code{.set at} restores
670 the default behavior. It is safe to use @code{.set noat} while
671 @code{.set nomacro} is in effect since single-instruction macros
672 never need a temporary register.
673
674 Note that while the @sc{gnu} assembler provides these macros for compatibility,
675 it does not make any attempt to optimize them with the surrounding code.
676
677 @node MIPS Symbol Sizes
678 @section Directives to override the size of symbols
679
680 @kindex @code{.set sym32}
681 @kindex @code{.set nosym32}
682 The n64 ABI allows symbols to have any 64-bit value. Although this
683 provides a great deal of flexibility, it means that some macros have
684 much longer expansions than their 32-bit counterparts. For example,
685 the non-PIC expansion of @samp{dla $4,sym} is usually:
686
687 @smallexample
688 lui $4,%highest(sym)
689 lui $1,%hi(sym)
690 daddiu $4,$4,%higher(sym)
691 daddiu $1,$1,%lo(sym)
692 dsll32 $4,$4,0
693 daddu $4,$4,$1
694 @end smallexample
695
696 whereas the 32-bit expansion is simply:
697
698 @smallexample
699 lui $4,%hi(sym)
700 daddiu $4,$4,%lo(sym)
701 @end smallexample
702
703 n64 code is sometimes constructed in such a way that all symbolic
704 constants are known to have 32-bit values, and in such cases, it's
705 preferable to use the 32-bit expansion instead of the 64-bit
706 expansion.
707
708 You can use the @code{.set sym32} directive to tell the assembler
709 that, from this point on, all expressions of the form
710 @samp{@var{symbol}} or @samp{@var{symbol} + @var{offset}}
711 have 32-bit values. For example:
712
713 @smallexample
714 .set sym32
715 dla $4,sym
716 lw $4,sym+16
717 sw $4,sym+0x8000($4)
718 @end smallexample
719
720 will cause the assembler to treat @samp{sym}, @code{sym+16} and
721 @code{sym+0x8000} as 32-bit values. The handling of non-symbolic
722 addresses is not affected.
723
724 The directive @code{.set nosym32} ends a @code{.set sym32} block and
725 reverts to the normal behavior. It is also possible to change the
726 symbol size using the command-line options @option{-msym32} and
727 @option{-mno-sym32}.
728
729 These options and directives are always accepted, but at present,
730 they have no effect for anything other than n64.
731
732 @node MIPS Small Data
733 @section Controlling the use of small data accesses
734
735 @c This section deliberately glosses over the possibility of using -G
736 @c in SVR4-style PIC, as could be done on IRIX. We don't support that.
737 @cindex small data, MIPS
738 @cindex @code{gp} register, MIPS
739 It often takes several instructions to load the address of a symbol.
740 For example, when @samp{addr} is a 32-bit symbol, the non-PIC expansion
741 of @samp{dla $4,addr} is usually:
742
743 @smallexample
744 lui $4,%hi(addr)
745 daddiu $4,$4,%lo(addr)
746 @end smallexample
747
748 The sequence is much longer when @samp{addr} is a 64-bit symbol.
749 @xref{MIPS Symbol Sizes,, Directives to override the size of symbols}.
750
751 In order to cut down on this overhead, most embedded MIPS systems
752 set aside a 64-kilobyte ``small data'' area and guarantee that all
753 data of size @var{n} and smaller will be placed in that area.
754 The limit @var{n} is passed to both the assembler and the linker
755 using the command-line option @option{-G @var{n}}, @pxref{MIPS Options,,
756 Assembler options}. Note that the same value of @var{n} must be used
757 when linking and when assembling all input files to the link; any
758 inconsistency could cause a relocation overflow error.
759
760 The size of an object in the @code{.bss} section is set by the
761 @code{.comm} or @code{.lcomm} directive that defines it. The size of
762 an external object may be set with the @code{.extern} directive. For
763 example, @samp{.extern sym,4} declares that the object at @code{sym}
764 is 4 bytes in length, while leaving @code{sym} otherwise undefined.
765
766 When no @option{-G} option is given, the default limit is 8 bytes.
767 The option @option{-G 0} prevents any data from being automatically
768 classified as small.
769
770 It is also possible to mark specific objects as small by putting them
771 in the special sections @code{.sdata} and @code{.sbss}, which are
772 ``small'' counterparts of @code{.data} and @code{.bss} respectively.
773 The toolchain will treat such data as small regardless of the
774 @option{-G} setting.
775
776 On startup, systems that support a small data area are expected to
777 initialize register @code{$28}, also known as @code{$gp}, in such a
778 way that small data can be accessed using a 16-bit offset from that
779 register. For example, when @samp{addr} is small data,
780 the @samp{dla $4,addr} instruction above is equivalent to:
781
782 @smallexample
783 daddiu $4,$28,%gp_rel(addr)
784 @end smallexample
785
786 Small data is not supported for SVR4-style PIC.
787
788 @node MIPS ISA
789 @section Directives to override the ISA level
790
791 @cindex MIPS ISA override
792 @kindex @code{.set mips@var{n}}
793 @sc{gnu} @code{@value{AS}} supports an additional directive to change
794 the MIPS Instruction Set Architecture level on the fly: @code{.set
795 mips@var{n}}. @var{n} should be a number from 0 to 5, or 32, 32r2, 32r3,
796 32r5, 32r6, 64, 64r2, 64r3, 64r5 or 64r6.
797 The values other than 0 make the assembler accept instructions
798 for the corresponding ISA level, from that point on in the
799 assembly. @code{.set mips@var{n}} affects not only which instructions
800 are permitted, but also how certain macros are expanded. @code{.set
801 mips0} restores the ISA level to its original level: either the
802 level you selected with command-line options, or the default for your
803 configuration. You can use this feature to permit specific MIPS III
804 instructions while assembling in 32 bit mode. Use this directive with
805 care!
806
807 @cindex MIPS CPU override
808 @kindex @code{.set arch=@var{cpu}}
809 The @code{.set arch=@var{cpu}} directive provides even finer control.
810 It changes the effective CPU target and allows the assembler to use
811 instructions specific to a particular CPU. All CPUs supported by the
812 @samp{-march} command-line option are also selectable by this directive.
813 The original value is restored by @code{.set arch=default}.
814
815 The directive @code{.set mips16} puts the assembler into MIPS 16 mode,
816 in which it will assemble instructions for the MIPS 16 processor. Use
817 @code{.set nomips16} to return to normal 32 bit mode.
818
819 Traditional MIPS assemblers do not support this directive.
820
821 The directive @code{.set micromips} puts the assembler into microMIPS mode,
822 in which it will assemble instructions for the microMIPS processor. Use
823 @code{.set nomicromips} to return to normal 32 bit mode.
824
825 Traditional MIPS assemblers do not support this directive.
826
827 @node MIPS assembly options
828 @section Directives to control code generation
829
830 @cindex MIPS directives to override command-line options
831 @kindex @code{.module}
832 The @code{.module} directive allows command-line options to be set directly
833 from assembly. The format of the directive matches the @code{.set}
834 directive but only those options which are relevant to a whole module are
835 supported. The effect of a @code{.module} directive is the same as the
836 corresponding command-line option. Where @code{.set} directives support
837 returning to a default then the @code{.module} directives do not as they
838 define the defaults.
839
840 These module-level directives must appear first in assembly.
841
842 Traditional MIPS assemblers do not support this directive.
843
844 @cindex MIPS 32-bit microMIPS instruction generation override
845 @kindex @code{.set insn32}
846 @kindex @code{.set noinsn32}
847 The directive @code{.set insn32} makes the assembler only use 32-bit
848 instruction encodings when generating code for the microMIPS processor.
849 This directive inhibits the use of any 16-bit instructions from that
850 point on in the assembly. The @code{.set noinsn32} directive allows
851 16-bit instructions to be accepted.
852
853 Traditional MIPS assemblers do not support this directive.
854
855 @node MIPS autoextend
856 @section Directives for extending MIPS 16 bit instructions
857
858 @kindex @code{.set autoextend}
859 @kindex @code{.set noautoextend}
860 By default, MIPS 16 instructions are automatically extended to 32 bits
861 when necessary. The directive @code{.set noautoextend} will turn this
862 off. When @code{.set noautoextend} is in effect, any 32 bit instruction
863 must be explicitly extended with the @code{.e} modifier (e.g.,
864 @code{li.e $4,1000}). The directive @code{.set autoextend} may be used
865 to once again automatically extend instructions when necessary.
866
867 This directive is only meaningful when in MIPS 16 mode. Traditional
868 MIPS assemblers do not support this directive.
869
870 @node MIPS insn
871 @section Directive to mark data as an instruction
872
873 @kindex @code{.insn}
874 The @code{.insn} directive tells @code{@value{AS}} that the following
875 data is actually instructions. This makes a difference in MIPS 16 and
876 microMIPS modes: when loading the address of a label which precedes
877 instructions, @code{@value{AS}} automatically adds 1 to the value, so
878 that jumping to the loaded address will do the right thing.
879
880 @kindex @code{.global}
881 The @code{.global} and @code{.globl} directives supported by
882 @code{@value{AS}} will by default mark the symbol as pointing to a
883 region of data not code. This means that, for example, any
884 instructions following such a symbol will not be disassembled by
885 @code{objdump} as it will regard them as data. To change this
886 behavior an optional section name can be placed after the symbol name
887 in the @code{.global} directive. If this section exists and is known
888 to be a code section, then the symbol will be marked as pointing at
889 code not data. Ie the syntax for the directive is:
890
891 @code{.global @var{symbol}[ @var{section}][, @var{symbol}[ @var{section}]] ...},
892
893 Here is a short example:
894
895 @example
896 .global foo .text, bar, baz .data
897 foo:
898 nop
899 bar:
900 .word 0x0
901 baz:
902 .word 0x1
903
904 @end example
905
906 @node MIPS FP ABIs
907 @section Directives to control the FP ABI
908 @menu
909 * MIPS FP ABI History:: History of FP ABIs
910 * MIPS FP ABI Variants:: Supported FP ABIs
911 * MIPS FP ABI Selection:: Automatic selection of FP ABI
912 * MIPS FP ABI Compatibility:: Linking different FP ABI variants
913 @end menu
914
915 @node MIPS FP ABI History
916 @subsection History of FP ABIs
917 @cindex @code{.gnu_attribute 4, @var{n}} directive, MIPS
918 @cindex @code{.gnu_attribute Tag_GNU_MIPS_ABI_FP, @var{n}} directive, MIPS
919 The MIPS ABIs support a variety of different floating-point extensions
920 where calling-convention and register sizes vary for floating-point data.
921 The extensions exist to support a wide variety of optional architecture
922 features. The resulting ABI variants are generally incompatible with each
923 other and must be tracked carefully.
924
925 Traditionally the use of an explicit @code{.gnu_attribute 4, @var{n}}
926 directive is used to indicate which ABI is in use by a specific module.
927 It was then left to the user to ensure that command-line options and the
928 selected ABI were compatible with some potential for inconsistencies.
929
930 @node MIPS FP ABI Variants
931 @subsection Supported FP ABIs
932 The supported floating-point ABI variants are:
933
934 @table @code
935 @item 0 - No floating-point
936 This variant is used to indicate that floating-point is not used within
937 the module at all and therefore has no impact on the ABI. This is the
938 default.
939
940 @item 1 - Double-precision
941 This variant indicates that double-precision support is used. For 64-bit
942 ABIs this means that 64-bit wide floating-point registers are required.
943 For 32-bit ABIs this means that 32-bit wide floating-point registers are
944 required and double-precision operations use pairs of registers.
945
946 @item 2 - Single-precision
947 This variant indicates that single-precision support is used. Double
948 precision operations will be supported via soft-float routines.
949
950 @item 3 - Soft-float
951 This variant indicates that although floating-point support is used all
952 operations are emulated in software. This means the ABI is modified to
953 pass all floating-point data in general-purpose registers.
954
955 @item 4 - Deprecated
956 This variant existed as an initial attempt at supporting 64-bit wide
957 floating-point registers for O32 ABI on a MIPS32r2 CPU. This has been
958 superseded by 5, 6 and 7.
959
960 @item 5 - Double-precision 32-bit CPU, 32-bit or 64-bit FPU
961 This variant is used by 32-bit ABIs to indicate that the floating-point
962 code in the module has been designed to operate correctly with either
963 32-bit wide or 64-bit wide floating-point registers. Double-precision
964 support is used. Only O32 currently supports this variant and requires
965 a minimum architecture of MIPS II.
966
967 @item 6 - Double-precision 32-bit FPU, 64-bit FPU
968 This variant is used by 32-bit ABIs to indicate that the floating-point
969 code in the module requires 64-bit wide floating-point registers.
970 Double-precision support is used. Only O32 currently supports this
971 variant and requires a minimum architecture of MIPS32r2.
972
973 @item 7 - Double-precision compat 32-bit FPU, 64-bit FPU
974 This variant is used by 32-bit ABIs to indicate that the floating-point
975 code in the module requires 64-bit wide floating-point registers.
976 Double-precision support is used. This differs from the previous ABI
977 as it restricts use of odd-numbered single-precision registers. Only
978 O32 currently supports this variant and requires a minimum architecture
979 of MIPS32r2.
980 @end table
981
982 @node MIPS FP ABI Selection
983 @subsection Automatic selection of FP ABI
984 @cindex @code{.module fp=@var{nn}} directive, MIPS
985 In order to simplify and add safety to the process of selecting the
986 correct floating-point ABI, the assembler will automatically infer the
987 correct @code{.gnu_attribute 4, @var{n}} directive based on command-line
988 options and @code{.module} overrides. Where an explicit
989 @code{.gnu_attribute 4, @var{n}} directive has been seen then a warning
990 will be raised if it does not match an inferred setting.
991
992 The floating-point ABI is inferred as follows. If @samp{-msoft-float}
993 has been used the module will be marked as soft-float. If
994 @samp{-msingle-float} has been used then the module will be marked as
995 single-precision. The remaining ABIs are then selected based
996 on the FP register width. Double-precision is selected if the width
997 of GP and FP registers match and the special double-precision variants
998 for 32-bit ABIs are then selected depending on @samp{-mfpxx},
999 @samp{-mfp64} and @samp{-mno-odd-spreg}.
1000
1001 @node MIPS FP ABI Compatibility
1002 @subsection Linking different FP ABI variants
1003 Modules using the default FP ABI (no floating-point) can be linked with
1004 any other (singular) FP ABI variant.
1005
1006 Special compatibility support exists for O32 with the four
1007 double-precision FP ABI variants. The @samp{-mfpxx} FP ABI is specifically
1008 designed to be compatible with the standard double-precision ABI and the
1009 @samp{-mfp64} FP ABIs. This makes it desirable for O32 modules to be
1010 built as @samp{-mfpxx} to ensure the maximum compatibility with other
1011 modules produced for more specific needs. The only FP ABIs which cannot
1012 be linked together are the standard double-precision ABI and the full
1013 @samp{-mfp64} ABI with @samp{-modd-spreg}.
1014
1015 @node MIPS NaN Encodings
1016 @section Directives to record which NaN encoding is being used
1017
1018 @cindex MIPS IEEE 754 NaN data encoding selection
1019 @cindex @code{.nan} directive, MIPS
1020 The IEEE 754 floating-point standard defines two types of not-a-number
1021 (NaN) data: ``signalling'' NaNs and ``quiet'' NaNs. The original version
1022 of the standard did not specify how these two types should be
1023 distinguished. Most implementations followed the i387 model, in which
1024 the first bit of the significand is set for quiet NaNs and clear for
1025 signalling NaNs. However, the original MIPS implementation assigned the
1026 opposite meaning to the bit, so that it was set for signalling NaNs and
1027 clear for quiet NaNs.
1028
1029 The 2008 revision of the standard formally suggested the i387 choice
1030 and as from Sep 2012 the current release of the MIPS architecture
1031 therefore optionally supports that form. Code that uses one NaN encoding
1032 would usually be incompatible with code that uses the other NaN encoding,
1033 so MIPS ELF objects have a flag (@code{EF_MIPS_NAN2008}) to record which
1034 encoding is being used.
1035
1036 Assembly files can use the @code{.nan} directive to select between the
1037 two encodings. @samp{.nan 2008} says that the assembly file uses the
1038 IEEE 754-2008 encoding while @samp{.nan legacy} says that the file uses
1039 the original MIPS encoding. If several @code{.nan} directives are given,
1040 the final setting is the one that is used.
1041
1042 The command-line options @option{-mnan=legacy} and @option{-mnan=2008}
1043 can be used instead of @samp{.nan legacy} and @samp{.nan 2008}
1044 respectively. However, any @code{.nan} directive overrides the
1045 command-line setting.
1046
1047 @samp{.nan legacy} is the default if no @code{.nan} directive or
1048 @option{-mnan} option is given.
1049
1050 Note that @sc{gnu} @code{@value{AS}} does not produce NaNs itself and
1051 therefore these directives do not affect code generation. They simply
1052 control the setting of the @code{EF_MIPS_NAN2008} flag.
1053
1054 Traditional MIPS assemblers do not support these directives.
1055
1056 @node MIPS Option Stack
1057 @section Directives to save and restore options
1058
1059 @cindex MIPS option stack
1060 @kindex @code{.set push}
1061 @kindex @code{.set pop}
1062 The directives @code{.set push} and @code{.set pop} may be used to save
1063 and restore the current settings for all the options which are
1064 controlled by @code{.set}. The @code{.set push} directive saves the
1065 current settings on a stack. The @code{.set pop} directive pops the
1066 stack and restores the settings.
1067
1068 These directives can be useful inside an macro which must change an
1069 option such as the ISA level or instruction reordering but does not want
1070 to change the state of the code which invoked the macro.
1071
1072 Traditional MIPS assemblers do not support these directives.
1073
1074 @node MIPS ASE Instruction Generation Overrides
1075 @section Directives to control generation of MIPS ASE instructions
1076
1077 @cindex MIPS MIPS-3D instruction generation override
1078 @kindex @code{.set mips3d}
1079 @kindex @code{.set nomips3d}
1080 The directive @code{.set mips3d} makes the assembler accept instructions
1081 from the MIPS-3D Application Specific Extension from that point on
1082 in the assembly. The @code{.set nomips3d} directive prevents MIPS-3D
1083 instructions from being accepted.
1084
1085 @cindex SmartMIPS instruction generation override
1086 @kindex @code{.set smartmips}
1087 @kindex @code{.set nosmartmips}
1088 The directive @code{.set smartmips} makes the assembler accept
1089 instructions from the SmartMIPS Application Specific Extension to the
1090 MIPS32 ISA from that point on in the assembly. The
1091 @code{.set nosmartmips} directive prevents SmartMIPS instructions from
1092 being accepted.
1093
1094 @cindex MIPS MDMX instruction generation override
1095 @kindex @code{.set mdmx}
1096 @kindex @code{.set nomdmx}
1097 The directive @code{.set mdmx} makes the assembler accept instructions
1098 from the MDMX Application Specific Extension from that point on
1099 in the assembly. The @code{.set nomdmx} directive prevents MDMX
1100 instructions from being accepted.
1101
1102 @cindex MIPS DSP Release 1 instruction generation override
1103 @kindex @code{.set dsp}
1104 @kindex @code{.set nodsp}
1105 The directive @code{.set dsp} makes the assembler accept instructions
1106 from the DSP Release 1 Application Specific Extension from that point
1107 on in the assembly. The @code{.set nodsp} directive prevents DSP
1108 Release 1 instructions from being accepted.
1109
1110 @cindex MIPS DSP Release 2 instruction generation override
1111 @kindex @code{.set dspr2}
1112 @kindex @code{.set nodspr2}
1113 The directive @code{.set dspr2} makes the assembler accept instructions
1114 from the DSP Release 2 Application Specific Extension from that point
1115 on in the assembly. This directive implies @code{.set dsp}. The
1116 @code{.set nodspr2} directive prevents DSP Release 2 instructions from
1117 being accepted.
1118
1119 @cindex MIPS DSP Release 3 instruction generation override
1120 @kindex @code{.set dspr3}
1121 @kindex @code{.set nodspr3}
1122 The directive @code{.set dspr3} makes the assembler accept instructions
1123 from the DSP Release 3 Application Specific Extension from that point
1124 on in the assembly. This directive implies @code{.set dsp} and
1125 @code{.set dspr2}. The @code{.set nodspr3} directive prevents DSP
1126 Release 3 instructions from being accepted.
1127
1128 @cindex MIPS MT instruction generation override
1129 @kindex @code{.set mt}
1130 @kindex @code{.set nomt}
1131 The directive @code{.set mt} makes the assembler accept instructions
1132 from the MT Application Specific Extension from that point on
1133 in the assembly. The @code{.set nomt} directive prevents MT
1134 instructions from being accepted.
1135
1136 @cindex MIPS MCU instruction generation override
1137 @kindex @code{.set mcu}
1138 @kindex @code{.set nomcu}
1139 The directive @code{.set mcu} makes the assembler accept instructions
1140 from the MCU Application Specific Extension from that point on
1141 in the assembly. The @code{.set nomcu} directive prevents MCU
1142 instructions from being accepted.
1143
1144 @cindex MIPS SIMD Architecture instruction generation override
1145 @kindex @code{.set msa}
1146 @kindex @code{.set nomsa}
1147 The directive @code{.set msa} makes the assembler accept instructions
1148 from the MIPS SIMD Architecture Extension from that point on
1149 in the assembly. The @code{.set nomsa} directive prevents MSA
1150 instructions from being accepted.
1151
1152 @cindex Virtualization instruction generation override
1153 @kindex @code{.set virt}
1154 @kindex @code{.set novirt}
1155 The directive @code{.set virt} makes the assembler accept instructions
1156 from the Virtualization Application Specific Extension from that point
1157 on in the assembly. The @code{.set novirt} directive prevents Virtualization
1158 instructions from being accepted.
1159
1160 @cindex MIPS eXtended Physical Address (XPA) instruction generation override
1161 @kindex @code{.set xpa}
1162 @kindex @code{.set noxpa}
1163 The directive @code{.set xpa} makes the assembler accept instructions
1164 from the XPA Extension from that point on in the assembly. The
1165 @code{.set noxpa} directive prevents XPA instructions from being accepted.
1166
1167 @cindex MIPS16e2 instruction generation override
1168 @kindex @code{.set mips16e2}
1169 @kindex @code{.set nomips16e2}
1170 The directive @code{.set mips16e2} makes the assembler accept instructions
1171 from the MIPS16e2 Application Specific Extension from that point on in the
1172 assembly, whenever in MIPS16 mode. The @code{.set nomips16e2} directive
1173 prevents MIPS16e2 instructions from being accepted, in MIPS16 mode. Neither
1174 directive affects the state of MIPS16 mode being active itself which has
1175 separate controls.
1176
1177 @cindex MIPS cyclic redundancy check (CRC) instruction generation override
1178 @kindex @code{.set crc}
1179 @kindex @code{.set nocrc}
1180 The directive @code{.set crc} makes the assembler accept instructions
1181 from the CRC Extension from that point on in the assembly. The
1182 @code{.set nocrc} directive prevents CRC instructions from being accepted.
1183
1184 @cindex MIPS Global INValidate (GINV) instruction generation override
1185 @kindex @code{.set ginv}
1186 @kindex @code{.set noginv}
1187 The directive @code{.set ginv} makes the assembler accept instructions
1188 from the GINV Extension from that point on in the assembly. The
1189 @code{.set noginv} directive prevents GINV instructions from being accepted.
1190
1191 @cindex Loongson MultiMedia extensions Instructions (MMI) generation override
1192 @kindex @code{.set loongson-mmi}
1193 @kindex @code{.set noloongson-mmi}
1194 The directive @code{.set loongson-mmi} makes the assembler accept
1195 instructions from the MMI Extension from that point on in the assembly.
1196 The @code{.set noloongson-mmi} directive prevents MMI instructions from
1197 being accepted.
1198
1199 @cindex Loongson Content Address Memory (CAM) generation override
1200 @kindex @code{.set loongson-cam}
1201 @kindex @code{.set noloongson-cam}
1202 The directive @code{.set loongson-cam} makes the assembler accept
1203 instructions from the Loongson CAM from that point on in the assembly.
1204 The @code{.set noloongson-cam} directive prevents Loongson CAM instructions
1205 from being accepted.
1206
1207 @cindex Loongson EXTensions (EXT) instructions generation override
1208 @kindex @code{.set loongson-ext}
1209 @kindex @code{.set noloongson-ext}
1210 The directive @code{.set loongson-ext} makes the assembler accept
1211 instructions from the Loongson EXT from that point on in the assembly.
1212 The @code{.set noloongson-ext} directive prevents Loongson EXT instructions
1213 from being accepted.
1214
1215 @cindex Loongson EXTensions R2 (EXT2) instructions generation override
1216 @kindex @code{.set loongson-ext2}
1217 @kindex @code{.set noloongson-ext2}
1218 The directive @code{.set loongson-ext2} makes the assembler accept
1219 instructions from the Loongson EXT2 from that point on in the assembly.
1220 This directive implies @code{.set loognson-ext}.
1221 The @code{.set noloongson-ext2} directive prevents Loongson EXT2 instructions
1222 from being accepted.
1223
1224 Traditional MIPS assemblers do not support these directives.
1225
1226 @node MIPS Floating-Point
1227 @section Directives to override floating-point options
1228
1229 @cindex Disable floating-point instructions
1230 @kindex @code{.set softfloat}
1231 @kindex @code{.set hardfloat}
1232 The directives @code{.set softfloat} and @code{.set hardfloat} provide
1233 finer control of disabling and enabling float-point instructions.
1234 These directives always override the default (that hard-float
1235 instructions are accepted) or the command-line options
1236 (@samp{-msoft-float} and @samp{-mhard-float}).
1237
1238 @cindex Disable single-precision floating-point operations
1239 @kindex @code{.set singlefloat}
1240 @kindex @code{.set doublefloat}
1241 The directives @code{.set singlefloat} and @code{.set doublefloat}
1242 provide finer control of disabling and enabling double-precision
1243 float-point operations. These directives always override the default
1244 (that double-precision operations are accepted) or the command-line
1245 options (@samp{-msingle-float} and @samp{-mdouble-float}).
1246
1247 Traditional MIPS assemblers do not support these directives.
1248
1249 @node MIPS Syntax
1250 @section Syntactical considerations for the MIPS assembler
1251 @menu
1252 * MIPS-Chars:: Special Characters
1253 @end menu
1254
1255 @node MIPS-Chars
1256 @subsection Special Characters
1257
1258 @cindex line comment character, MIPS
1259 @cindex MIPS line comment character
1260 The presence of a @samp{#} on a line indicates the start of a comment
1261 that extends to the end of the current line.
1262
1263 If a @samp{#} appears as the first character of a line, the whole line
1264 is treated as a comment, but in this case the line can also be a
1265 logical line number directive (@pxref{Comments}) or a
1266 preprocessor control command (@pxref{Preprocessing}).
1267
1268 @cindex line separator, MIPS
1269 @cindex statement separator, MIPS
1270 @cindex MIPS line separator
1271 The @samp{;} character can be used to separate statements on the same
1272 line.