(no commit message)
[libreriscv.git] / resources.mdwn
1 # Resources and Specifications
2
3 This page aims to collect all the resources and specifications we need
4 in one place for quick access. We will try our best to keep links here
5 up-to-date. Feel free to add more links here.
6
7 [[!toc ]]
8
9 # Getting Started
10
11 This section is primarily a series of useful links found online
12
13 * [FSiC2019](https://wiki.f-si.org/index.php/FSiC2019)
14 * Fundamentals to learn to get started [[3d_gpu/tutorial]]
15
16 ## Is Open Source Hardware Profitable?
17 [RaptorCS on FOSS Hardware Interview](https://www.youtube.com/watch?v=o5Ihqg72T3c&feature=youtu.be)
18
19 # OpenPOWER ISA
20
21 * [3.0 PDF](https://openpowerfoundation.org/?resource_lib=power-isa-version-3-0)
22 * [2.07 PDF](https://openpowerfoundation.org/?resource_lib=ibm-power-isa-version-2-07-b)
23 * Virginia Tech course <https://github.com/w-feng/CompArch-MIPS-POWER>
24 * mini functional simulator https://github.com/god-s-perfect-idiot/POWER-sim
25 * https://raw.githubusercontent.com/linuxppc/public-docs/main/ISA/PowerPC_Assembly_IBM_Programming_Environment_2.3.pdf
26
27 ## Overview of the user ISA:
28
29 * [Raymond Chen's PowerPC series](https://devblogs.microsoft.com/oldnewthing/20180806-00/?p=99425)
30 * Power ISA listings <https://power-isa-beta.mybluemix.net/>
31
32 ## OpenPOWER OpenFSI Spec (2016)
33
34 * [OpenPOWER OpenFSI Spec](http://openpowerfoundation.org/wp-content/uploads/resources/OpenFSI-spec-100/OpenFSI-spec-20161212.pdf)
35
36 * [OpenPOWER OpenFSI Compliance Spec](http://openpowerfoundation.org/wp-content/uploads/resources/openpower-fsi-thts-1.0/openpower-fsi-thts-20180130.pdf)
37
38 # Energy-efficient cores
39
40 * https://arxiv.org/abs/2002.10143
41 * https://arxiv.org/abs/2011.08070
42
43 # Open Access Publication locations
44
45 * <https://open-research-europe.ec.europa.eu/browse/engineering-and-technology>
46
47 # Communities
48
49 * <https://www.reddit.com/r/OpenPOWER/>
50 * <http://lists.mailinglist.openpowerfoundation.org/pipermail/openpower-hdl-cores/>
51 * <http://lists.mailinglist.openpowerfoundation.org/pipermail/openpower-community-dev/>
52 * Open tape-out mailing list <https://groups.google.com/a/opentapeout.dev/g/mailinglist>
53
54 # ppc64 ELF ABI
55
56 * EABI 1.9 supplement <https://refspecs.linuxfoundation.org/ELF/ppc64/PPC-elf64abi-1.9.html>
57 * https://refspecs.linuxfoundation.org/ELF/ppc64/PPC-elf64abi-1.9.pdf
58 * v2.1.5 <https://openpowerfoundation.org/specifications/64bitelfabi/>
59
60 # Similar concepts
61
62 * <https://www.tdx.cat/bitstream/handle/10803/674224/TCRL1de1.pdf> Vector registers may be
63 made "ultra-wide" (SX Aurora / Cray)
64
65 # Other GPU Specifications
66
67 *
68 * https://developer.amd.com/wp-content/resources/RDNA_Shader_ISA.pdf
69 * https://developer.amd.com/wp-content/resources/Vega_Shader_ISA_28July2017.pdf
70 * MALI Midgard
71 * [Nyuzi](https://github.com/jbush001/NyuziProcessor)
72 * VideoCore IV
73 * etnaviv
74
75 # Other CPUs and ISAs worth considering
76
77 * https://en.m.wikipedia.org/wiki/Zilog_Z380
78 * Mitch Alsup 66000
79 * Hitachi Sh2
80 https://lists.j-core.org/pipermail/j-core/
81 http://shared-ptr.com/sh_insns.html
82 * 68080 except Length-Decode is a pig for Multi-Issue
83 http://www.apollo-core.com/index.htm?page=coding&tl=1
84
85 # JTAG
86
87 * [Useful JTAG implementation reference: Design Of IEEE 1149.1 TAP Controller IP Core by Shelja, Nandakumar and Muruganantham, DOI:10.5121/csit.2016.60910](https://web.archive.org/web/20201021174944/https://airccj.org/CSCP/vol6/csit65610.pdf)
88
89 Abstract
90
91 "The objective of this work is to design and implement a TAP controller IP core compatible with IEEE 1149.1-2013 revision of the standard. The test logic architecture also includes the Test Mode Persistence controller and its associated logic. This work is expected to serve as a ready to use module that can be directly inserted in to a new digital IC designs with little modifications."
92
93 # Radix MMU
94 - [Qemu emulation](https://github.com/qemu/qemu/commit/d5fee0bbe68d5e61e2d2beb5ff6de0b9c1cfd182)
95
96 # D-Cache
97
98 - [A Primer on Memory Consistency and Cache Coherence
99 ](https://www.morganclaypool.com/doi/10.2200/S00962ED2V01Y201910CAC049)
100
101 ## D-Cache Possible Optimizations papers and links
102 - [ACDC: Small, Predictable and High-Performance Data Cache](https://dl.acm.org/doi/10.1145/2677093)
103 - [Stop Crying Over Your Cache Miss Rate: Handling Efficiently Thousands of
104 Outstanding Misses in FPGAs](https://dl.acm.org/doi/abs/10.1145/3289602.3293901)
105
106 # BW Enhancing Shared L1 Cache Design research done in cooperation with AMD
107 - [Youtube video PACT 2020 - Analyzing and Leveraging Shared L1 Caches in GPUs](https://m.youtube.com/watch?v=CGIhOnt7F6s)
108 - [Url to PDF of paper on author's website (clicking will download the pdf)](https://adwaitjog.github.io/docs/pdf/sharedl1-pact20.pdf)
109
110
111 # RTL Arithmetic SQRT, FPU etc.
112
113 ## Wallace vs Dadda Multipliers
114
115 * [Paper comparing efficiency of Wallace and Dadda Multipliers in RTL implementations (clicking will download the pdf from archive.org)](https://web.archive.org/web/20180717013227/http://ieeemilestones.ethw.org/images/d/db/A_comparison_of_Dadda_and_Wallace_multiplier_delays.pdf)
116
117 ## Sqrt
118 * [Fast Floating Point Square Root](https://pdfs.semanticscholar.org/5060/4e9aff0e37089c4ab9a376c3f35761ffe28b.pdf)
119 * [Reciprocal Square Root Algorithm](http://www.acsel-lab.com/arithmetic/arith15/papers/ARITH15_Takagi.pdf)
120 * [Fast Calculation of Cube and Inverse Cube Roots Using a Magic Constant and Its Implementation on Microcontrollers (clicking will download the pdf)](https://res.mdpi.com/d_attachment/energies/energies-14-01058/article_deploy/energies-14-01058-v2.pdf)
121 * [Modified Fast Inverse Square Root and Square Root Approximation Algorithms: The Method of Switching Magic Constants (clicking will download the pdf)](https://res.mdpi.com/d_attachment/computation/computation-09-00021/article_deploy/computation-09-00021-v3.pdf)
122
123
124 ## CORDIC and related algorithms
125
126 * <https://bugs.libre-soc.org/show_bug.cgi?id=127> research into CORDIC
127 * <https://bugs.libre-soc.org/show_bug.cgi?id=208>
128 * [BKM (log(x) and e^x)](https://en.wikipedia.org/wiki/BKM_algorithm)
129 * [CORDIC](http://www.andraka.com/files/crdcsrvy.pdf)
130 - Does not have an easy way of computing tan(x)
131 * [zipcpu CORDIC](https://zipcpu.com/dsp/2017/08/30/cordic.html)
132 * [Low latency and Low error floating point TCORDIC](https://ieeexplore.ieee.org/document/7784797) (email Michael or Cole if you don't have IEEE access)
133 * <http://www.myhdl.org/docs/examples/sinecomp/> MyHDL version of CORDIC
134 * <https://dspguru.com/dsp/faqs/cordic/>
135
136 ## IEEE Standard for Floating-Point Arithmetic (IEEE 754)
137
138 Almost all modern computers follow the IEEE Floating-Point Standard. Of
139 course, we will follow it as well for interoperability.
140
141 * IEEE 754-2019: <https://standards.ieee.org/standard/754-2019.html>
142
143 Note: Even though this is such an important standard used by everyone,
144 it is unfortunately not freely available and requires a payment to
145 access. However, each of the Libre-SOC members already have access
146 to the document.
147
148 * [Lecture notes - Floating Point Appreciation](http://pages.cs.wisc.edu/~markhill/cs354/Fall2008/notes/flpt.apprec.html)
149
150 Among other things, has a nice explanation on arithmetic, rounding modes and the sticky bit.
151
152 * [What Every Computer Scientist Should Know About Floating-Point Arithmetic](https://docs.oracle.com/cd/E19957-01/806-3568/ncg_goldberg.html)
153
154 Nice resource on rounding errors (ulps and epsilon) and the "table maker's dilemma".
155
156 ## Past FPU Mistakes to learn from
157
158 * [Intel Underestimates Error Bounds by 1.3 quintillion on
159 Random ASCII – tech blog of Bruce Dawson ](https://randomascii.wordpress.com/2014/10/09/intel-underestimates-error-bounds-by-1-3-quintillion/)
160 * [Intel overstates FPU accuracy 06/01/2013](http://notabs.org/fpuaccuracy)
161 * How not to design an ISA
162 <https://player.vimeo.com/video/450406346>
163 Meester Forsyth <http://eelpi.gotdns.org/>
164
165 # Khronos Standards
166
167 The Khronos Group creates open standards for authoring and acceleration
168 of graphics, media, and computation. It is a requirement for our hybrid
169 CPU/GPU to be compliant with these standards *as well* as with IEEE754,
170 in order to be commercially-competitive in both areas: especially Vulkan
171 and OpenCL being the most important. SPIR-V is also important for the
172 Kazan driver.
173
174 Thus the [[zfpacc_proposal]] has been created which permits runtime dynamic
175 switching between different accuracy levels, in userspace applications.
176
177 [**SPIR-V Main Page Link**](https://www.khronos.org/registry/spir-v/)
178
179 * [SPIR-V 1.5 Specification Revision 1](https://www.khronos.org/registry/spir-v/specs/unified1/SPIRV.html)
180 * [SPIR-V OpenCL Extended Instruction Set](https://www.khronos.org/registry/spir-v/specs/unified1/OpenCL.ExtendedInstructionSet.100.html)
181 * [SPIR-V GLSL Extended Instruction Set](https://www.khronos.org/registry/spir-v/specs/unified1/GLSL.std.450.html)
182
183 [**Vulkan Main Page Link**](https://www.khronos.org/registry/vulkan/)
184
185 * [Vulkan 1.1.122](https://www.khronos.org/registry/vulkan/specs/1.1-extensions/html/index.html)
186
187 [**OpenCL Main Page**](https://www.khronos.org/registry/OpenCL/)
188
189 * [OpenCL 2.2 API Specification](https://www.khronos.org/registry/OpenCL/specs/2.2/html/OpenCL_API.html)
190 * [OpenCL 2.2 Extension Specification](https://www.khronos.org/registry/OpenCL/specs/2.2/html/OpenCL_Ext.html)
191 * [OpenCL 2.2 SPIR-V Environment Specification](https://www.khronos.org/registry/OpenCL/specs/2.2/html/OpenCL_Env.html)
192
193 * OpenCL released the proposed OpenCL 3.0 spec for comments in april 2020
194
195 * [Announcement video](https://youtu.be/h0_syTg6TtY)
196 * [Announcement video slides (PDF)](https://www.khronos.org/assets/uploads/apis/OpenCL-3.0-Launch-Apr20.pdf)
197
198 Note: We are implementing hardware accelerated Vulkan and
199 OpenCL while relying on other software projects to translate APIs to
200 Vulkan. E.g. Zink allows for OpenGL-to-Vulkan in software.
201
202 # Open Source (CC BY + MIT) DirectX specs (by Microsoft, but not official specs)
203
204 https://github.com/Microsoft/DirectX-Specs
205
206 # Graphics and Compute API Stack
207
208 I found this informative post that mentions Kazan and a whole bunch of
209 other stuff. It looks like *many* APIs can be emulated on top of Vulkan,
210 although performance is not evaluated.
211
212 <https://synappsis.wordpress.com/2017/06/03/opengl-over-vulkan-dev/>
213
214 * Pixilica is heading up an initiative to create a RISC-V graphical ISA
215
216 * [Pixilica 3D Graphical ISA Slides](https://b5792ddd-543e-4dd4-9b97-fe259caf375d.filesusr.com/ugd/841f2a_c8685ced353b4c3ea20dbb993c4d4d18.pdf)
217
218 # 3D Graphics Texture compression software and hardware
219
220 * [Proprietary Rad Game Tools Oddle Texture Software Compression](https://web.archive.org/web/20200913122043/http://www.radgametools.com/oodle.htm)
221
222 * [Blog post by one of the engineers who developed the proprietary Rad Game Tools Oddle Texture Software Compression and the Oodle Kraken decompression software and hardware decoder used in the ps5 ssd](https://archive.vn/oz0pG)
223
224 # Various POWER Communities
225 - [An effort to make a 100% Libre POWER Laptop](https://www.powerpc-notebook.org/en/)
226 The T2080 is a POWER8 chip.
227 - [Power Progress Community](https://www.powerprogress.org/campaigns/donations-to-all-the-power-progress-community-projects/)
228 Supporting/Raising awareness of various POWER related open projects on the FOSS
229 community
230 - [OpenPOWER](https://openpowerfoundation.org)
231 Promotes and ensure compliance with the Power ISA amongst members.
232 - [OpenCapi](https://opencapi.org)
233 High performance interconnect for POWER machines. One of the big advantages
234 of the POWER architecture. Notably more performant than PCIE Gen4, and is
235 designed to be layered on top of the physical PCIE link.
236 - [OpenPOWER “Virtual Coffee” Calls](https://openpowerfoundation.org/openpower-virtual-coffee-calls/)
237 Truly open bi-weekly teleconference lines for anybody interested in helping
238 advance or adopting the POWER architecture.
239
240 # Conferences
241
242 see [[conferences]]
243
244
245 # Coriolis2
246
247 * LIP6's Coriolis - a set of backend design tools:
248 <https://www-soc.lip6.fr/equipe-cian/logiciels/coriolis/>
249
250 Note: The rest of LIP6's website is in French, but there is a UK flag
251 in the corner that gives the English version.
252
253 # Logical Equivalence and extraction
254
255 * NETGEN
256 * CVC https://github.com/d-m-bailey/cvc
257
258 # Klayout
259
260 * KLayout - Layout viewer and editor: <https://www.klayout.de/>
261
262 # image to GDS-II
263
264 * https://nazca-design.org/convert-image-to-gds/
265
266 # The OpenROAD Project
267
268 OpenROAD seeks to develop and foster an autonomous, 24-hour, open-source
269 layout generation flow (RTL-to-GDS).
270
271 * <https://theopenroadproject.org/>
272
273 # Other RISC-V GPU attempts
274
275 * <https://fossi-foundation.org/2019/09/03/gsoc-64b-pointers-in-rv32>
276
277 * <http://bjump.org/manycore/>
278
279 * <https://resharma.github.io/RISCV32-GPU/>
280
281 TODO: Get in touch and discuss collaboration
282
283 # Tests, Benchmarks, Conformance, Compliance, Verification, etc.
284
285 ## RISC-V Tests
286
287 RISC-V Foundation is in the process of creating an official conformance
288 test. It's still in development as far as I can tell.
289
290 * //TODO LINK TO RISC-V CONFORMANCE TEST
291
292 ## IEEE 754 Testing/Emulation
293
294 IEEE 754 has no official tests for floating-point but there are
295 well-known third party tools to check such as John Hauser's TestFloat.
296
297 There is also his SoftFloat library, which is a software emulation
298 library for IEEE 754.
299
300 * <http://www.jhauser.us/arithmetic/>
301
302 Jacob is also working on an IEEE 754 software emulation library written
303 in Rust which also has Python bindings:
304
305 * Source: <https://salsa.debian.org/Kazan-team/simple-soft-float>
306 * Crate: <https://crates.io/crates/simple-soft-float>
307 * Autogenerated Docs: <https://docs.rs/simple-soft-float/>
308
309 A cool paper I came across in my research is "IeeeCC754++ : An Advanced
310 Set of Tools to Check IEEE 754-2008 Conformity" by Dr. Matthias Hüsken.
311
312 * Direct link to PDF:
313 <http://elpub.bib.uni-wuppertal.de/servlets/DerivateServlet/Derivate-7505/dc1735.pdf>
314
315 ## Khronos Tests
316
317 OpenCL Conformance Tests
318
319 * <https://github.com/KhronosGroup/OpenCL-CTS>
320
321 Vulkan Conformance Tests
322
323 * <https://github.com/KhronosGroup/VK-GL-CTS>
324
325 MAJOR NOTE: We are **not** allowed to say we are compliant with any of
326 the Khronos standards until we actually make an official submission,
327 do the paperwork, and pay the relevant fees.
328
329 ## Formal Verification
330
331 Formal verification of Libre RISC-V ensures that it is bug-free in
332 regards to what we specify. Of course, it is important to do the formal
333 verification as a final step in the development process before we produce
334 thousands or millions of silicon.
335
336 * Possible way to speed up our solvers for our formal proofs <https://web.archive.org/web/20201029205507/https://github.com/eth-sri/fastsmt>
337
338 * Algorithms (papers) submitted for 2018 International SAT Competition <https://web.archive.org/web/20201029205239/https://helda.helsinki.fi/bitstream/handle/10138/237063/sc2018_proceedings.pdf> <https://web.archive.org/web/20201029205637/http://www.satcompetition.org/>
339 * Minisail <https://www.isa-afp.org/entries/MiniSail.html> - compiler
340 for SAIL into c
341
342 Some learning resources I found in the community:
343
344 * ZipCPU: <http://zipcpu.com/> ZipCPU provides a comprehensive
345 tutorial for beginners and many exercises/quizzes/slides:
346 <http://zipcpu.com/tutorial/>
347 * Western Digital's SweRV CPU blog (I recommend looking at all their
348 posts): <https://tomverbeure.github.io/>
349 * <https://tomverbeure.github.io/risc-v/2018/11/19/A-Bug-Free-RISC-V-Core-without-Simulation.html>
350 * <https://tomverbeure.github.io/rtl/2019/01/04/Under-the-Hood-of-Formal-Verification.html>
351
352 VAMP CPU
353
354 * Formal verification of a fully IEEE compliant floating point unit
355 <https://publikationen.sulb.uni-saarland.de/bitstream/20.500.11880/25760/1/ChristianJacobi_ProfDrWolfgangJPaul.pdf>
356 * <https://www-wjp.cs.uni-sb.de/forschung/projekte/VAMP/?lang=en>
357 * the PVS/hw subfolder is under the 2-clause BSD license:
358 <https://www-wjp.cs.uni-sb.de/forschung/projekte/VAMP/PVS/hw/COPYRIGHT>
359 * <https://alastairreid.github.io/RelatedWork/papers/beyer:ijsttt:2006/>
360
361 ## Automation
362
363 * <https://www.ohwr.org/project/wishbone-gen>
364
365 # Bus Architectures
366
367 * Avalon <https://www.intel.com/content/dam/www/programmable/us/en/pdfs/literature/manual/mnl_avalon_spec.pdf>
368 * CXM <https://www.computeexpresslink.org/download-the-specification>
369
370 # Vector Processors
371
372 * THOR <https://github.com/robfinch/Thor/blob/main/Thor2021/doc/Thor2021.pdf>
373 * NEC SX-Aurora
374 * RVV
375 * MRISC32 <https://github.com/mrisc32/mrisc32>
376
377 # LLVM
378
379 ## Adding new instructions:
380
381 * <https://archive.fosdem.org/2015/schedule/event/llvm_internal_asm/>
382
383 # Branch Prediction
384
385 * <https://danluu.com/branch-prediction/>
386
387 # Python RTL Tools
388
389 * <https://ieeexplore.ieee.org/document/9591456> pylog fpga
390 <https://github.com/hst10/pylog>
391 * [Migen - a Python RTL](https://jeffrey.co.in/blog/2014/01/d-flip-flop-using-migen/)
392 * [Migen Tutorial](http://blog.lambdaconcept.com/doku.php?id=migen:tutorial>)
393 * There is a great guy, Robert Baruch, who has a good
394 [tutorial](https://github.com/RobertBaruch/nmigen-tutorial) on nMigen.
395 He also build an FPGA-proven Motorola 6800 CPU clone with nMigen and put
396 [the code](https://github.com/RobertBaruch/n6800) and
397 [instructional videos](https://www.youtube.com/playlist?list=PLEeZWGE3PwbbjxV7_XnPSR7ouLR2zjktw)
398 online.
399 There is now a page [[docs/learning_nmigen]].
400 * [Using our Python Unit Tests(old)](http://lists.libre-riscv.org/pipermail/libre-riscv-dev/2019-March/000705.html)
401 * <https://chisel.eecs.berkeley.edu/api/latest/chisel3/util/DecoupledIO.html>
402
403 # Other
404
405 * <https://github.com/chrische-xx/mpw7> 10-bit SAR ADC
406 * Cray-1 Pocket Reference
407 <https://nitter.it/aka_pugs/status/1546576975166201856>
408 <https://ftp.libre-soc.org/cray-1-pocket-ref/>
409 <https://www.computerhistory.org/collections/catalog/102685876>
410 * <https://github.com/tdene/synth_opt_adders> Prefix-tree generation scripts
411 * <https://debugger.medium.com/why-is-apples-m1-chip-so-fast-3262b158cba2> N1
412 * <https://codeberg.org/tok/librecell> Libre Cell Library
413 * <https://wiki.f-si.org/index.php/FSiC2019>
414 * <https://fusesoc.net>
415 * <https://www.lowrisc.org/open-silicon/>
416 * <http://fpgacpu.ca/fpga/Pipeline_Skid_Buffer.html> pipeline skid buffer
417 * <https://pyvcd.readthedocs.io/en/latest/vcd.gtkw.html> GTKwave
418 * <https://github.com/Ben1152000/sootty> - console-based vcd viewer
419 * <https://github.com/ics-jku/wal> - Waveform Analysis
420 * <http://www.sunburst-design.com/papers/CummingsSNUG2002SJ_Resets.pdf>
421 Synchronous Resets? Asynchronous Resets? I am so confused! How will I
422 ever know which to use? by Clifford E. Cummings
423 * <http://www.sunburst-design.com/papers/CummingsSNUG2008Boston_CDC.pdf>
424 Clock Domain Crossing (CDC) Design & Verification Techniques Using
425 SystemVerilog, by Clifford E. Cummings
426 In particular, see section 5.8.2: Multi-bit CDC signal passing using
427 1-deep / 2-register FIFO synchronizer.
428 * <http://www2.eecs.berkeley.edu/Pubs/TechRpts/2016/EECS-2016-143.pdf>
429 Understanding Latency Hiding on GPUs, by Vasily Volkov
430 * Efabless "Openlane" <https://github.com/efabless/openlane>
431 * example of openlane with nmigen
432 <https://github.com/lethalbit/nmigen/tree/openlane>
433 * Co-simulation plugin for verilator, transferring to ECP5
434 <https://github.com/vmware/cascade>
435 * Multi-read/write ported memories
436 <https://tomverbeure.github.io/2019/08/03/Multiport-Memories.html>
437 * Data-dependent fail-on-first aka "Fault-tolerant speculative vectorisation"
438 <https://arxiv.org/pdf/1803.06185.pdf>
439 * OpenPOWER Foundation Membership
440 <https://openpowerfoundation.org/membership/how-to-join/membership-kit-9-27-16-4/>
441 * Clock switching (and formal verification)
442 <https://zipcpu.com/formal/2018/05/31/clkswitch.html>
443 * Circuit of Compunit <http://home.macintosh.garden/~mepy2/libre-soc/comp_unit_req_rel.html>
444 * Circuitverse 16-bit <https://circuitverse.org/users/17603/projects/54486>
445 * Nice example model of a Tomasulo-based architecture, with multi-issue, in-order issue, out-of-order execution, in-order commit, with reservation stations and reorder buffers, and hazard avoidance.
446 <https://www.brown.edu/Departments/Engineering/Courses/En164/Tomasulo_10.pdf>
447 * adrian_b architecture comparison <https://news.ycombinator.com/item?id=24459041>
448 * ericandecscent RISC-V <https://libre-soc.org/irclog/%23libre-soc.2021-07-11.log.html>
449
450 # Real/Physical Projects
451
452 * [Samuel's KC5 code](http://chiselapp.com/user/kc5tja/repository/kestrel-3/dir?ci=6c559135a301f321&name=cores/cpu)
453 * <https://chips4makers.io/blog/>
454 * <https://hackaday.io/project/7817-zynqberry>
455 * <https://github.com/efabless/raven-picorv32>
456 * <https://efabless.com>
457 * <https://efabless.com/design_catalog/default>
458 * <https://wiki.f-si.org/index.php/The_Raven_chip:_First-time_silicon_success_with_qflow_and_efabless>
459 * <https://mshahrad.github.io/openpiton-asplos16.html>
460
461 # ASIC tape-out pricing
462
463 * <https://europractice-ic.com/wp-content/uploads/2020/05/General-MPW-EUROPRACTICE-200505-v8.pdf>
464
465 # Funding
466
467 * <https://toyota-ai.ventures/>
468 * [NLNet Applications](http://bugs.libre-riscv.org/buglist.cgi?columnlist=assigned_to%2Cbug_status%2Cresolution%2Cshort_desc%2Ccf_budget&f1=cf_nlnet_milestone&o1=equals&query_format=advanced&resolution=---&v1=NLnet.2019.02)
469
470 # Good Programming/Design Practices
471
472 * [Liskov Substitution Principle](https://en.wikipedia.org/wiki/Liskov_substitution_principle)
473 * [Principle of Least Astonishment](https://en.wikipedia.org/wiki/Principle_of_least_astonishment)
474 * <https://peertube.f-si.org/videos/watch/379ef007-40b7-4a51-ba1a-0db4f48e8b16>
475 * [It's not a zero-sum game](https://smallcultfollowing.com/babysteps/blog/2019/04/19/aic-adventures-in-consensus/)
476
477 * <https://youtu.be/o5Ihqg72T3c>
478 * <http://flopoco.gforge.inria.fr/>
479 * Fundamentals of Modern VLSI Devices
480 <https://groups.google.com/a/groups.riscv.org/d/msg/hw-dev/b4pPvlzBzu0/7hDfxArEAgAJ>
481
482 # 12 skills summary
483
484 * <https://www.crnhq.org/cr-kit/>
485
486 # Analog Simulation
487
488 * <https://github.com/Isotel/mixedsim>
489 * <http://www.vlsiacademy.org/open-source-cad-tools.html>
490 * <http://ngspice.sourceforge.net/adms.html>
491 * <https://en.wikipedia.org/wiki/Verilog-AMS#Open_Source_Implementations>
492
493 # Libre-SOC Standards
494
495 This list auto-generated from a page tag "standards":
496
497 [[!inline pages="tagged(standards)" actions="no" archive="yes" quick="yes"]]
498
499 # Server setup
500
501 * [[resources/server-setup/web-server]]
502 * [[resources/server-setup/git-mirroring]]
503 * [[resources/server-setup/nagios-monitoring]]
504
505 # Testbeds
506
507 * <https://www.fed4fire.eu/testbeds/>
508
509 # Really Useful Stuff
510
511 * <https://github.com/im-tomu/fomu-workshop/blob/master/docs/requirements.txt>
512 * <https://github.com/im-tomu/fomu-workshop/blob/master/docs/conf.py#L39-L47>
513
514 # Digilent Arty
515
516 * https://store.digilentinc.com/pmod-sf3-32-mb-serial-nor-flash/
517 * https://store.digilentinc.com/arty-a7-artix-7-fpga-development-board-for-makers-and-hobbyists/
518 * https://store.digilentinc.com/pmod-vga-video-graphics-array/
519 * https://store.digilentinc.com/pmod-microsd-microsd-card-slot/
520 * https://store.digilentinc.com/pmod-rtcc-real-time-clock-calendar/
521 * https://store.digilentinc.com/pmod-i2s2-stereo-audio-input-and-output/
522
523 # CircuitJS experiments
524
525 * [[resources/high-speed-serdes-in-circuitjs]]
526
527 # Logic Simulator 2
528 * <https://github.com/dkilfoyle/logic2>
529 [Live web version](https://dkilfoyle.github.io/logic2/)
530
531 > ## Features
532 > 1. Micro-subset verilog-like DSL for coding the array of logic gates (parsed using Antlr)
533 > 2. Monaco-based code editor with automatic linting/error reporting, smart indentation, code folding, hints
534 > 3. IDE docking ui courtesy of JupyterLab's Lumino widgets
535 > 4. Schematic visualisation courtesy of d3-hwschematic
536 > 5. Testbench simulation with graphical trace output and schematic animation
537 > 6. Circuit description as gates, boolean logic or verilog behavioural model
538 > 7. Generate arbitrary outputs from truth table and Sum of Products or Karnaugh Map
539
540 [from the GitHub page. As of 2021/03/29]
541
542 # ASIC Timing and Design flow resources
543
544 * <https://www.linkedin.com/pulse/asic-design-flow-introduction-timing-constraints-mahmoud-abdellatif/>
545 * <https://www.icdesigntips.com/2020/10/setup-and-hold-time-explained.html>
546 * <https://www.vlsiguide.com/2018/07/clock-tree-synthesis-cts.html>
547 * <https://en.wikipedia.org/wiki/Frequency_divider>
548
549 # Geometric Haskell Library
550
551 * <https://github.com/julialongtin/hslice/blob/master/Graphics/Slicer/Math/GeometricAlgebra.hs>
552 * <https://github.com/julialongtin/hslice/blob/master/Graphics/Slicer/Math/PGA.hs>
553 * <https://arxiv.org/pdf/1501.06511.pdf>
554 * <https://bivector.net/index.html>
555
556 # Handy Compiler Algorithms for SimpleV
557
558 Requires aligned registers:
559
560 * [Graph Coloring Register Allocation for Processors with Multi-Register Operands](https://dl.acm.org/doi/pdf/10.1145/93548.93552)
561
562 More general:
563
564 * [Retargetable Graph-Coloring Register Allocation for Irregular Architectures](https://user.it.uu.se/~svenolof/wpo/AllocSCOPES2003.20030626b.pdf)
565
566 # TODO investigate
567
568 ```
569 https://www.nextplatform.com/2022/08/22/the-expanding-cxl-memory-hierarchy-is-inevitable-and-good-enough/
570 https://github.com/idea-fasoc/OpenFASOC
571 https://www.quicklogic.com/2020/06/18/the-tipping-point/
572 https://www.quicklogic.com/blog/
573 https://www.quicklogic.com/2020/09/15/why-open-source-ecosystems-make-good-business-sense/
574 https://www.quicklogic.com/qorc/
575 https://en.wikipedia.org/wiki/RAD750
576 The RAD750 system has a price that is comparable to the RAD6000, the latter of which as of 2002 was listed at US$200,000 (equivalent to $284,292 in 2019).
577 https://theamphour.com/525-open-fpga-toolchains-and-machine-learning-with-brian-faith-of-quicklogic/
578 https://github.blog/2021-03-22-open-innovation-winning-strategy-digital-sovereignty-human-progress/
579 https://github.com/olofk/edalize
580 https://github.com/hdl/containers
581 https://twitter.com/OlofKindgren/status/1374848733746192394
582 You might also want to check out https://umarcor.github.io/osvb/index.html
583 https://www.linkedin.com/pulse/1932021-python-now-replaces-tcl-all-besteda-apis-avidan-efody/
584 “TCL has served us well, over the years, allowing us to provide an API, and at the same time ensure nobody will ever use it. I will miss it”.
585 https://sphinxcontrib-hdl-diagrams.readthedocs.io/en/latest/examples/comb-full-adder.html
586 https://sphinxcontrib-hdl-diagrams.readthedocs.io/en/latest/examples/carry4.html
587 FuseSoC is used by MicroWatt and Western Digital cores
588 OpenTitan also uses FuseSoC
589 LowRISC is UK based
590 https://antmicro.com/blog/2020/12/ibex-support-in-verilator-yosys-via-uhdm-surelog/
591 https://cirosantilli.com/x86-paging
592 https://stackoverflow.com/questions/18431261/how-does-x86-paging-work
593 http://denninginstitute.com/modules/vm/red/i486page.html
594 ```