[xcc, sim] changed instruction format so imm12 subs for rs2
[riscv-isa-sim.git] / riscv / insns / addiw.h
1 RDI = sext32(SIMM + RS1);