acd8b6140373839534a91a2a30e1f39e5d0ff7dc
[riscv-isa-sim.git] / riscv / insns / amoxor_d.h
1 require_rv64;
2 reg_t v = MMU.load_uint64(RS1);
3 MMU.store_uint64(RS1, RS2 ^ v);
4 WRITE_RD(v);