arch-arm: LDTRSW was not marked as unpriviledged
authorGiacomo Travaglini <giacomo.travaglini@arm.com>
Wed, 4 Dec 2019 14:16:47 +0000 (14:16 +0000)
committerGiacomo Travaglini <giacomo.travaglini@arm.com>
Mon, 10 Feb 2020 09:41:11 +0000 (09:41 +0000)
Change-Id: If0f2b835e40ef011eba884b1dcd81f14531fd1ce
Signed-off-by: Giacomo Travaglini <giacomo.travaglini@arm.com>
Reviewed-by: Ciro Santilli <ciro.santilli@arm.com>
Reviewed-on: https://gem5-review.googlesource.com/c/public/gem5/+/24043
Tested-by: kokoro <noreply+kokoro@google.com>
Reviewed-by: Nikos Nikoleris <nikos.nikoleris@arm.com>
src/arch/arm/isa/insts/ldr64.isa

index d6e4f5a1d24cdb1c1c16d5883e5e03640450dd64..16c0d930dd7f8ee8839dd1defcb37af6a2acf1eb 100644 (file)
@@ -1,6 +1,6 @@
 // -*- mode:c++ -*-
 
-// Copyright (c) 2011-2014, 2017 ARM Limited
+// Copyright (c) 2011-2014, 2017, 2019 ARM Limited
 // All rights reserved
 //
 // The license below extends only to copyright in the software and shall
@@ -436,7 +436,7 @@ let {{
     LoadImm64("ldtrh", "LDTRH64_IMM", 2, False, True).emit()
     LoadImm64("ldtrsh", "LDTRSHW64_IMM", 2, True, True).emit()
     LoadImm64("ldtrsh", "LDTRSHX64_IMM", 2, True, True, flavor="widen").emit()
-    LoadImm64("ldtrsw", "LDTRSW64_IMM", 4, True, flavor="widen").emit()
+    LoadImm64("ldtrsw", "LDTRSW64_IMM", 4, True, True, flavor="widen").emit()
     LoadImm64("ldtr", "LDTRW64_IMM", 4, False, True).emit()
     LoadImm64("ldtr", "LDTRX64_IMM", 8, False, True).emit()