From: Raptor Engineering Development Team Date: Sun, 10 Apr 2022 08:39:52 +0000 (-0500) Subject: Don't reset the core / peripherals on DRAM controller reset request X-Git-Url: https://git.libre-soc.org/?a=commitdiff_plain;h=8f6a40bb418e346a78af5a83a5bc20f0ed538d57;p=gram.git Don't reset the core / peripherals on DRAM controller reset request --- diff --git a/examples/ecp5_crg.py b/examples/ecp5_crg.py index cda8a99..931168e 100644 --- a/examples/ecp5_crg.py +++ b/examples/ecp5_crg.py @@ -242,7 +242,7 @@ class ECP5CRG(Elaboratable): reset_ok = Signal(reset_less=True) m.d.comb += reset_ok.eq(~pll.locked|~pod_done) m.d.comb += ResetSignal("init").eq(reset_ok) - m.d.comb += ResetSignal("sync").eq(reset_ok|self.ddr_clk_reset) + m.d.comb += ResetSignal("sync").eq(reset_ok) m.d.comb += ResetSignal("dramsync").eq(reset_ok|self.ddr_clk_reset) # # Generating sync (100Mhz) from sync2x