From ed27bdbe04891087ab837a7f4d124f499685adcf Mon Sep 17 00:00:00 2001 From: Luke Kenneth Casson Leighton Date: Sun, 5 May 2019 05:35:49 +0100 Subject: [PATCH] add group picker --- src/scoreboard/group_picker.py | 111 +++++++++++++++++++++++++++++++++ 1 file changed, 111 insertions(+) create mode 100644 src/scoreboard/group_picker.py diff --git a/src/scoreboard/group_picker.py b/src/scoreboard/group_picker.py new file mode 100644 index 00000000..8f959a18 --- /dev/null +++ b/src/scoreboard/group_picker.py @@ -0,0 +1,111 @@ +from nmigen.compat.sim import run_simulation +from nmigen.cli import verilog, rtlil +from nmigen import Module, Signal, Cat, Elaboratable + + +class PriorityPicker(Elaboratable): + """ implements a priority-picker. input: N bits, output: N bits + """ + def __init__(self, wid): + self.wid = wid + # inputs + self.i = Signal(wid, reset_less=True) + self.o = Signal(wid, reset_less=True) + + def elaborate(self, platform): + m = Module() + + res = [] + for i in range(0, self.wid): + tmp = Signal(reset_less = True) + if i == 0: + m.d.comb += tmp.eq(self.i[0]) + else: + m.d.comb += tmp.eq((~tmp) & self.i[i]) + res.append(tmp) + + # we like Cat(*xxx). turn lists into concatenated bits + m.d.comb += self.o.eq(Cat(*res)) + + return m + + def __iter__(self): + yield self.i + yield self.o + + def ports(self): + return list(self) + + +class GroupPicker(Elaboratable): + """ implements 10.5 mitch alsup group picker, p27 + """ + def __init__(self, wid): + self.gp_wid = wid + # inputs + self.readable_i = Signal(wid, reset_less=True) # readable in (top) + self.writable_i = Signal(wid, reset_less=True) # writable in (top) + self.rel_req_i = Signal(wid, reset_less=True) # release request in (top) + + # outputs + self.go_rd_o = Signal(wid, reset_less=True) # go read (bottom) + self.go_wr_o = Signal(wid, reset_less=True) # go write (bottom) + + def elaborate(self, platform): + m = Module() + + m.submodules.rpick = rpick = PriorityPicker(self.gp_wid) + m.submodules.wpick = wpick = PriorityPicker(self.gp_wid) + + # combine release (output ready signal) with writeable + m.d.comb += wpick.i.eq(self.writable_i & self.rel_req_i) + m.d.comb += self.go_wr_o.eq(wpick.o) + + m.d.comb += rpick.i.eq(self.readable_i) + m.d.comb += self.go_rd_o.eq(rpick.o) + + return m + + def __iter__(self): + yield self.readable_i + yield self.writable_i + yield self.rel_req_i + yield self.go_rd_o + yield self.go_wr_o + + def ports(self): + return list(self) + + +def grp_pick_sim(dut): + yield dut.dest_i.eq(1) + yield dut.issue_i.eq(1) + yield + yield dut.issue_i.eq(0) + yield + yield dut.src1_i.eq(1) + yield dut.issue_i.eq(1) + yield + yield + yield + yield dut.issue_i.eq(0) + yield + yield dut.go_read_i.eq(1) + yield + yield dut.go_read_i.eq(0) + yield + yield dut.go_write_i.eq(1) + yield + yield dut.go_write_i.eq(0) + yield + +def test_grp_pick(): + dut = GroupPicker(4) + vl = rtlil.convert(dut, ports=dut.ports()) + with open("test_grp_pick.il", "w") as f: + f.write(vl) + + run_simulation(dut, grp_pick_sim(dut), vcd_name='test_grp_pick.vcd') + +if __name__ == '__main__': + test_grp_pick() -- 2.30.2