add jtag path to imports
[pinmux.git] / src / bsv / Makefile.template
1 ### Makefile for the cclass project
2
3 TOP_MODULE:=mkslow_peripherals
4 TOP_FILE:=slow_peripherals.bsv
5 TOP_DIR:=./
6 WORKING_DIR := $(shell pwd)
7
8 BSVINCDIR:= .:%/Prelude:%/Libraries:%/Libraries/BlueNoC:./bsv_lib/
9 BSVINCDIR:= $(BSVINCDIR):../../../src/peripherals/src/core
10 BSVINCDIR:= $(BSVINCDIR):../../../src/peripherals/src/uncore/axi4
11 BSVINCDIR:= $(BSVINCDIR):../../../src/peripherals/src/uncore/axi4lite
12 BSVINCDIR:= $(BSVINCDIR):../../../src/peripherals/src/lib
13 BSVINCDIR:= $(BSVINCDIR):../../../src/peripherals/src/peripherals/gpio
14 BSVINCDIR:= $(BSVINCDIR):../../../src/peripherals/src/peripherals/rgbttl
15 BSVINCDIR:= $(BSVINCDIR):../../../src/peripherals/src/peripherals/i2c
16 BSVINCDIR:= $(BSVINCDIR):../../../src/peripherals/src/peripherals/mux
17 BSVINCDIR:= $(BSVINCDIR):../../../src/peripherals/src/peripherals/plic
18 BSVINCDIR:= $(BSVINCDIR):../../../src/peripherals/src/peripherals/pwm
19 BSVINCDIR:= $(BSVINCDIR):../../../src/peripherals/src/peripherals/qspi
20 BSVINCDIR:= $(BSVINCDIR):../../../src/peripherals/src/peripherals/spi
21 BSVINCDIR:= $(BSVINCDIR):../../../src/peripherals/src/peripherals/sdmmc
22 BSVINCDIR:= $(BSVINCDIR):../../../src/peripherals/src/peripherals/flexbus
23 BSVINCDIR:= $(BSVINCDIR):../../../src/peripherals/src/peripherals/jtagdtm
24 BSVINCDIR:= $(BSVINCDIR):../../../src/peripherals/src/peripherals/uart
25
26 default: gen_verilog
27
28 check-blue:
29 @if test -z "$$BLUESPECDIR"; then echo "BLUESPECDIR variable not set"; exit 1; fi;
30
31 ###### Setting the variables for bluespec compile #$############################
32 BSVCOMPILEOPTS:= -check-assert -suppress-warnings G0020 -keep-fires -opt-undetermined-vals -remove-false-rules -remove-empty-rules -remove-starved-rules
33 BSVLINKOPTS:=-parallel-sim-link 8 -keep-fires
34 VERILOGDIR:=./verilog/
35 BSVBUILDDIR:=./bsv_build/
36 BSVOUTDIR:=./bin
37 ################################################################################
38
39 ########## BSIM COMPILE, LINK AND SIMULATE TARGETS ##########################
40 .PHONY: check-restore
41 check-restore:
42 @if [ "$(define_macros)" != "$(old_define_macros)" ]; then make clean ; fi;
43
44 .PHONY: gen_verilog
45 gen_verilog: check-restore check-blue
46 @echo Compiling mkTbSoc in Verilog for simulations ...
47 @mkdir -p $(BSVBUILDDIR);
48 @mkdir -p $(VERILOGDIR);
49 bsc -u -verilog -elab -vdir $(VERILOGDIR) -bdir $(BSVBUILDDIR) -info-dir $(BSVBUILDDIR) $(define_macros) -D verilog=True $(BSVCOMPILEOPTS) -verilog-filter ${BLUESPECDIR}/bin/basicinout -p $(BSVINCDIR) -g $(TOP_MODULE) $(TOP_DIR)/$(TOP_FILE) 2>&1 | tee bsv_compile.log
50 @echo Compilation finished
51
52 #############################################################################
53
54 .PHONY: clean
55 clean:
56 rm -rf $(BSVBUILDDIR) *.log $(BSVOUTDIR) ./bbl*
57 rm -rf verilog obj_dir bsv_src