2b2642403dbd55a1169afe56b43fcce17ff7e023
2 from nmigen
.build
.dsl
import Resource
, Subsignal
, Pins
3 from nmigen
.build
.plat
import TemplatedPlatform
4 from nmigen
import Elaboratable
, Signal
, Module
5 from collections
import OrderedDict
7 # Was thinking of using these functions, but skipped for simplicity for now
8 # XXX nope. the output from JSON file.
9 #from pinfunctions import (i2s, lpc, emmc, sdmmc, mspi, mquadspi, spi,
10 # quadspi, i2c, mi2c, jtag, uart, uartfull, rgbttl, ulpi, rgmii, flexbus1,
11 # flexbus2, sdram1, sdram2, sdram3, vss, vdd, sys, eint, pwm, gpio)
13 # File for stage 1 pinmux tested proposed by Luke,
14 # https://bugs.libre-soc.org/show_bug.cgi?id=50#c10
18 # sigh this needs to come from pinmux.
21 gpios
.append("%d*" % i
)
22 return {'uart': ['tx+', 'rx-'],
24 'i2c': ['sda*', 'scl+']}
27 a function is needed which turns the results of dummy_pinset()
30 [UARTResource("uart", 0, tx=..., rx=..),
31 I2CResource("i2c", 0, scl=..., sda=...),
32 Resource("gpio", 0, Subsignal("i"...), Subsignal("o"...)
33 Resource("gpio", 1, Subsignal("i"...), Subsignal("o"...)
39 def create_resources(pinset
):
41 for periph
, pins
in pinset
.items():
44 #print("I2C required!")
45 resources
.append(I2CResource('i2c', 0, sda
='sda', scl
='scl'))
46 elif periph
== 'uart':
47 #print("UART required!")
48 resources
.append(UARTResource('uart', 0, tx
='tx', rx
='rx'))
49 elif periph
== 'gpio':
50 #print("GPIO required!")
51 print ("GPIO is defined as '*' type, meaning i, o and oe needed")
54 pname
= "gpio"+pin
[:-1] # strip "*" on end
55 ios
.append(Subsignal(pname
, Pins(pname
, assert_width
=1)))
56 resources
.append(Resource
.family(periph
, 0, default_name
="gpio",
61 def UARTResource(*args
, rx
, tx
):
63 io
.append(Subsignal("rx", Pins(rx
, dir="i", assert_width
=1)))
64 io
.append(Subsignal("tx", Pins(tx
, dir="o", assert_width
=1)))
65 return Resource
.family(*args
, default_name
="uart", ios
=io
)
68 def I2CResource(*args
, scl
, sda
):
70 io
.append(Subsignal("scl", Pins(scl
, dir="io", assert_width
=1)))
71 io
.append(Subsignal("sda", Pins(sda
, dir="io", assert_width
=1)))
72 return Resource
.family(*args
, default_name
="i2c", ios
=io
)
75 # ridiculously-simple top-level module. doesn't even have a sync domain
76 # and can't have one until a clock has been established by DummyPlatform.
77 class Blinker(Elaboratable
):
80 def elaborate(self
, platform
):
83 m
.d
.comb
+= count
.eq(5)
84 print ("resources", platform
.resources
.items())
85 gpio
= platform
.request("gpio", 0)
86 print (gpio
, gpio
.layout
, gpio
.fields
)
87 # get the GPIO bank, mess about with some of the pins
88 m
.d
.comb
+= gpio
.gpio0
.o
.eq(1)
89 m
.d
.comb
+= gpio
.gpio1
.o
.eq(gpio
.gpio2
.i
)
90 # get the UART resource, mess with the output tx
91 uart
= platform
.request("uart", 0)
92 print (uart
, uart
.fields
)
93 m
.d
.comb
+= uart
.tx
.eq(1)
98 _trellis_command_templates = [
100 {{invoke_tool("yosys")}}
102 {{get_override("yosys_opts")|options}}
109 # sigh, have to create a dummy platform for now.
110 # TODO: investigate how the heck to get it to output ilang. or verilog.
111 # or, anything, really. but at least it doesn't barf
112 class DummyPlatform(TemplatedPlatform
):
114 resources
= OrderedDict()
116 command_templates
= ['/bin/true']
118 **TemplatedPlatform
.build_script_templates
,
123 "{{name}}.debug.v": r
"""
124 /* {{autogenerated}} */
125 {{emit_debug_verilog()}}
129 def __init__(self
, resources
):
131 self
.add_resources(resources
)
134 and to create a Platform instance with that list, and build
138 p.resources=listofstuff
141 pinset
= dummy_pinset()
142 resources
= create_resources(pinset
)
145 p
= DummyPlatform (resources
)