X-Git-Url: https://git.libre-soc.org/?a=blobdiff_plain;f=riscv%2Finsns%2Fc_flwsp.h;h=26a47216b88cac42afca46367ba051a72758e455;hb=3fddbcc0a5b2fc6a446967405e58a92be5db9f5f;hp=2d2dd5ccc2980423b20d5349c51f80a7945ee239;hpb=82372d00398ce3712f0c7e9f243f6828041e0859;p=riscv-isa-sim.git diff --git a/riscv/insns/c_flwsp.h b/riscv/insns/c_flwsp.h index 2d2dd5c..26a4721 100644 --- a/riscv/insns/c_flwsp.h +++ b/riscv/insns/c_flwsp.h @@ -3,7 +3,7 @@ if (xlen == 32) { require_extension('F'); require_fp; WRITE_FRD(MMU.load_int32(RVC_SP + insn.rvc_lwsp_imm())); -} else { +} else { // c.ldsp require(insn.rvc_rd() != 0); WRITE_RD(MMU.load_int64(RVC_SP + insn.rvc_ldsp_imm())); }