X-Git-Url: https://git.libre-soc.org/?a=blobdiff_plain;f=riscv%2Finteractive.cc;h=dbcd22455d5fe6fdb75388946df176d7227ca6df;hb=a91d9f7d89abd6cda6fafb7b5e7cacf4b3590c29;hp=69f2461d69be40f5f497858df583b88358085910;hpb=b593e6df7afc0d356fa0ca0a8c2c8d05f1b87bd8;p=riscv-isa-sim.git diff --git a/riscv/interactive.cc b/riscv/interactive.cc index 69f2461..dbcd224 100644 --- a/riscv/interactive.cc +++ b/riscv/interactive.cc @@ -4,7 +4,6 @@ #include "disasm.h" #include "sim.h" #include "mmu.h" -#include "htif.h" #include #include #include @@ -18,13 +17,16 @@ #include #include #include +#include + +DECLARE_TRAP(-1, interactive) processor_t *sim_t::get_core(const std::string& i) { char *ptr; unsigned long p = strtoul(i.c_str(), &ptr, 10); - if (*ptr || p >= num_cores()) - throw trap_illegal_instruction(); + if (*ptr || p >= procs.size()) + throw trap_interactive(); return get_core(p); } @@ -65,6 +67,7 @@ void sim_t::interactive() funcs["r"] = funcs["run"]; funcs["rs"] = &sim_t::interactive_run_silent; funcs["reg"] = &sim_t::interactive_reg; + funcs["freg"] = &sim_t::interactive_freg; funcs["fregs"] = &sim_t::interactive_fregs; funcs["fregd"] = &sim_t::interactive_fregd; funcs["pc"] = &sim_t::interactive_pc; @@ -77,7 +80,7 @@ void sim_t::interactive() funcs["help"] = &sim_t::interactive_help; funcs["h"] = funcs["help"]; - while (!htif->done()) + while (!done()) { std::cerr << ": " << std::flush; std::string s = readline(2); @@ -100,6 +103,8 @@ void sim_t::interactive() { if(funcs.count(cmd)) (this->*funcs[cmd])(cmd, args); + else + fprintf(stderr, "Unknown command %s\n", cmd.c_str()); } catch(trap_t t) {} } @@ -148,7 +153,7 @@ void sim_t::interactive_run(const std::string& cmd, const std::vectordone(); i++) + for (size_t i = 0; i < steps && !ctrlc_pressed && !done(); i++) step(1); } @@ -160,7 +165,7 @@ void sim_t::interactive_quit(const std::string& cmd, const std::vector& args) { if(args.size() != 1) - throw trap_illegal_instruction(); + throw trap_interactive(); processor_t *p = get_core(args[0]); return p->state.pc; @@ -174,7 +179,7 @@ void sim_t::interactive_pc(const std::string& cmd, const std::vector& args) { if(args.size() != 2) - throw trap_illegal_instruction(); + throw trap_interactive(); processor_t *p = get_core(args[0]); @@ -191,22 +196,22 @@ reg_t sim_t::get_reg(const std::vector& args) } if (r >= NXPR) - throw trap_illegal_instruction(); + throw trap_interactive(); return p->state.XPR[r]; } -reg_t sim_t::get_freg(const std::vector& args) +freg_t sim_t::get_freg(const std::vector& args) { if(args.size() != 2) - throw trap_illegal_instruction(); + throw trap_interactive(); processor_t *p = get_core(args[0]); int r = std::find(fpr_name, fpr_name + NFPR, args[1]) - fpr_name; if (r == NFPR) r = atoi(args[1].c_str()); if (r >= NFPR) - throw trap_illegal_instruction(); + throw trap_interactive(); return p->state.FPR[r]; } @@ -228,29 +233,35 @@ void sim_t::interactive_reg(const std::string& cmd, const std::vector& args) +{ + freg_t r = get_freg(args); + fprintf(stderr, "0x%016" PRIx64 "%016" PRIx64 "\n", r.v[1], r.v[0]); +} + void sim_t::interactive_fregs(const std::string& cmd, const std::vector& args) { fpr f; f.r = get_freg(args); - fprintf(stderr, "%g\n",f.s); + fprintf(stderr, "%g\n", isBoxedF32(f.r) ? (double)f.s : NAN); } void sim_t::interactive_fregd(const std::string& cmd, const std::vector& args) { fpr f; f.r = get_freg(args); - fprintf(stderr, "%g\n",f.d); + fprintf(stderr, "%g\n", isBoxedF64(f.r) ? f.d : NAN); } reg_t sim_t::get_mem(const std::vector& args) { if(args.size() != 1 && args.size() != 2) - throw trap_illegal_instruction(); + throw trap_interactive(); std::string addr_str = args[0]; mmu_t* mmu = debug_mmu; @@ -292,7 +303,7 @@ void sim_t::interactive_mem(const std::string& cmd, const std::vector& args) { if(args.size() != 1) - throw trap_illegal_instruction(); + throw trap_interactive(); reg_t addr = strtol(args[0].c_str(),NULL,16);