X-Git-Url: https://git.libre-soc.org/?a=blobdiff_plain;f=src%2Fieee754%2Ffpmul%2Fmul0.py;h=99893efd276b94535451aba50f31528364b6704c;hb=1464aba03659adec485de985b4b3ebcfc02ba487;hp=5906785641cebe87a5a3771c84b89719bab62288;hpb=f6f8213b71bbe50a08d695ed65424b64cb489871;p=ieee754fpu.git diff --git a/src/ieee754/fpmul/mul0.py b/src/ieee754/fpmul/mul0.py index 59067856..99893efd 100644 --- a/src/ieee754/fpmul/mul0.py +++ b/src/ieee754/fpmul/mul0.py @@ -20,7 +20,7 @@ class FPMulStage0Data: mw = (self.z.m_width)*2 - 1 + 3 # sticky/round/guard bits + (2*mant) - 1 self.product = Signal(mw, reset_less=True) self.ctx = FPBaseData(width, pspec) - self.mid = self.ctx.mid + self.muxid = self.ctx.muxid def eq(self, i): return [self.z.eq(i.z), self.out_do_z.eq(i.out_do_z), self.oz.eq(i.oz),