X-Git-Url: https://git.libre-soc.org/?a=blobdiff_plain;f=src%2Fmain%2Fscala%2Fdevices%2Fxilinxvc707pciex1%2FXilinxVC707PCIeX1.scala;h=cf8eae744e9408fa46fee00ce7cbb5a37fc5384d;hb=fb9dd313741196a062e6a0f6462cf3a2bce710a9;hp=76239cfc8dbf41c5543cf98c211f81749669ada0;hpb=66b2fd11bd1ec6a8a05c4929893c51c7570284fd;p=sifive-blocks.git diff --git a/src/main/scala/devices/xilinxvc707pciex1/XilinxVC707PCIeX1.scala b/src/main/scala/devices/xilinxvc707pciex1/XilinxVC707PCIeX1.scala index 76239cf..cf8eae7 100644 --- a/src/main/scala/devices/xilinxvc707pciex1/XilinxVC707PCIeX1.scala +++ b/src/main/scala/devices/xilinxvc707pciex1/XilinxVC707PCIeX1.scala @@ -2,11 +2,11 @@ package sifive.blocks.devices.xilinxvc707pciex1 import Chisel._ -import config._ -import diplomacy._ -import uncore.tilelink2._ -import uncore.axi4._ -import rocketchip._ +import freechips.rocketchip.amba.axi4._ +import freechips.rocketchip.coreplex.CacheBlockBytes +import freechips.rocketchip.config.Parameters +import freechips.rocketchip.diplomacy._ +import freechips.rocketchip.tilelink._ import sifive.blocks.ip.xilinx.vc707axi_to_pcie_x1.{VC707AXIToPCIeX1, VC707AXIToPCIeX1IOClocksReset, VC707AXIToPCIeX1IOSerial} import sifive.blocks.ip.xilinx.ibufds_gte2.IBUFDS_GTE2 @@ -30,7 +30,7 @@ class XilinxVC707PCIeX1(implicit p: Parameters) extends LazyModule { axi_to_pcie_x1.slave := AXI4Buffer()( AXI4UserYanker()( - AXI4Deinterleaver(p(coreplex.CacheBlockBytes))( + AXI4Deinterleaver(p(CacheBlockBytes))( AXI4IdIndexer(idBits=4)( TLToAXI4(beatBytes=8, adapterName = Some("pcie-slave"))( TLAsyncCrossingSink()( @@ -40,7 +40,7 @@ class XilinxVC707PCIeX1(implicit p: Parameters) extends LazyModule { AXI4Buffer()( AXI4UserYanker(capMaxFlight = Some(2))( TLToAXI4(beatBytes=4)( - TLFragmenter(4, p(coreplex.CacheBlockBytes))( + TLFragmenter(4, p(CacheBlockBytes))( TLAsyncCrossingSink()( control)))))