From: lkcl Date: Sat, 19 Aug 2023 16:07:27 +0000 (+0100) Subject: (no commit message) X-Git-Url: https://git.libre-soc.org/?a=commitdiff_plain;h=71ff6d225bb1e4e06e9539197193fd08209f0bd9;p=libreriscv.git --- diff --git a/HDL_workflow/HyperRAM.mdwn b/HDL_workflow/HyperRAM.mdwn index 9e0670b3d..f18bc289a 100644 --- a/HDL_workflow/HyperRAM.mdwn +++ b/HDL_workflow/HyperRAM.mdwn @@ -9,6 +9,7 @@ * Winbond Verilog Model for W956A8MBY: +* [[shakti/m_class/HyperRAM]] ``` from nmigen.resources.memory import HyperRAMResources