ppc-opc: support grevwi and grevwi. instructions
[binutils-gdb.git] / opcodes /
2022-05-23 Dmitry Selyutinppc-opc: support grevwi and grevwi. instructions ppc-draft
2022-05-23 Dmitry Selyutinppc-opc: support grevw and grevw. instructions
2022-05-23 Dmitry Selyutinppc-opc: support grevi and grevi. instructions
2022-05-23 Dmitry Selyutinppc-opc: support grev and grev. instructions
2022-05-23 Dmitry Selyutinppc-opc: support ternlogi and terlogi. instructions
2022-05-23 Dmitry Selyutinppc-opc: support fcoss and fcoss. instructions
2022-05-23 Dmitry Selyutinppc-opc: support fsins and fsins. instructions
2022-05-23 Dmitry Selyutinppc: introduce flag for draft opcodes
2022-05-20 Jia-Wei ChenRISC-V: Update zfinx implement with zicsr.
2022-05-20 Tsukasa OIRISC-V: Remove RV128-only fmv instructions
2022-05-18 Jan Beulichx86: shrink op_riprel
2022-05-17 Nelson ChuRISC-V: Added half-precision floating-point v1.0 instru...
2022-05-12 Alan Modracgen: increase buffer for hash_insn_list
2022-05-11 Alan Modraopcodes cgen: remove use of PTR
2022-05-10 Alan Modraopcodes: remove use of PTR
2022-05-07 Alan ModraFix multiple ubsan warnings in i386-dis.c
2022-05-05 Luis MachadoMove TILE-Gx files to TARGET64_LIBOPCODES_CFILES
2022-05-05 Luis MachadoDon't define ARCH_cris for BFD64
2022-05-05 Andreas KrebbelIBM zSystems: mgrk, mg first operand requires register...
2022-04-30 Thomas Hebbopcodes: don't assume ELF in riscv, csky, rl78, mep...
2022-04-27 Jan Beulichx86: VFPCLASSSH is Evex.LLIG
2022-04-19 Jan Beulichx86: VCMPSH is Evex.LLIG
2022-04-19 Jan Beulichx86: drop stray CheckRegSize from VFPCLASSPH
2022-04-19 Jan Beulichx86: correct and simplify NOP disassembly
2022-04-07 Andreas KrebbelIBM zSystems: Add support for z16 as CPU name.
2022-04-04 Andrew Burgessopcodes/i386: partially implement disassembler style...
2022-04-04 Andrew Burgessopcodes/riscv: implement style support in the disassembler
2022-04-04 Andrew Burgessobjdump/opcodes: add syntax highlighting to disassemble...
2022-04-01 H.J. Lux86: Remove bfd_arch_l1om and bfd_arch_k1om
2022-03-31 Richard Sandifordaarch64: Relax check for RNG system registers
2022-03-29 Jan BeulichRISC-V: correct FCVT.Q.L[U]
2022-03-25 Nick Alcocklibtool.m4: fix the NM="/nm/over/here -B/option/with...
2022-03-24 Jan Beulichx86: drop L1OM special case from disassembler
2022-03-20 liuzhensonggas:LoongArch: Fix segment error in compilation due...
2022-03-20 liuzhensongubsan: loongarch : signed integer shift overflow.
2022-03-18 Jan Beulichx86: also fold remaining multi-vector-size shift insns
2022-03-18 Jan Beulichx86: drop stray CheckRegSize from VEXTRACT{F,I}32X4
2022-03-18 Jan Beulichx86: fold certain AVX2 templates into their AVX counter...
2022-03-18 Tsukasa OIRISC-V: Cache management instructions
2022-03-18 Tsukasa OIRISC-V: Prefetch hint instructions and operand set
2022-03-17 Jan Beulichx86: never set i386_cpu_flags' "unused" field
2022-03-17 Jan Beulichx86: unify CPU flag on/off processing
2022-03-17 Jan Beulichx86: drop L1OM/K1OM support from gas
2022-03-17 Jan Beulichx86: assorted IAMCU CPU checking fixes
2022-03-16 Simon Marchiopcodes: handle bfd_amdgcn_arch in configure script
2022-03-15 Alan ModraDelete PowerPC macro insn support
2022-03-15 Alan ModraPowerPC SPE/SPE2 aliases in powerpc_macros
2022-03-15 Alan ModraPowerPC VLE extended instructions in powerpc_macros
2022-03-15 Alan ModraPowerPC32 extended instructions in powerpc_macros
2022-03-15 Alan ModraPowerPC64 extended instructions in powerpc_macros
2022-03-13 Alan ModraPR28959, obdump doesn't disassemble mftb instruction
2022-03-06 Maciej W. RozyckiMIPS/opcodes: Fix alias annotation for branch instructions
2022-02-25 Tsukasa OIRISC-V: Fix mask for some fcvt instructions
2022-02-17 Nick CliftonUpdated Serbian translations for the bfd, gold, ld...
2022-02-15 H.J. Lux86: Add has_sib to struct instr_info
2022-02-14 Sergei Trofimovichmicroblaze: fix fsqrt collicion to build on glibc-2.35
2022-01-24 Nick CliftonUpdate Bulgarian, French, Romaniam and Ukranian transla...
2022-01-23 H.J. LuRegenerate Makefile.in files with automake 1.15.1
2022-01-23 H.J. LuRegenerate configure files with autoconf 2.69
2022-01-22 Nick CliftonChange version number to 2.38.50 and regenerate files
2022-01-22 Nick CliftonAdd markers for 2.38 branch
2022-01-21 Mike Frysingerdrop old unused stamp-h.in file
2022-01-17 Nick CliftonUpdate the config.guess and config.sub files from the...
2022-01-17 Jan Beulichx86: adjust struct instr_info field types
2022-01-17 Jan Beulichx86: drop index16 field
2022-01-17 Jan Beulichx86: drop most Intel syntax register name arrays
2022-01-17 Jan Beulichx86: fold variables in memory operand index handling
2022-01-17 Jan Beulichx86: constify disassembler static data
2022-01-14 Jan Beulichx86: drop ymmxmm_mode
2022-01-14 Jan Beulichx86: share yet more VEX table entries with EVEX decoding
2022-01-14 Jan Beulichx86: consistently use scalar_mode for AVX512-FP16 scala...
2022-01-14 Jan Beulichx86: record further wrong uses of EVEX.b
2022-01-14 Jan Beulichx86: reduce AVX512 FP set of insns decoded through...
2022-01-14 Jan Beulichx86: reduce AVX512-FP16 set of insns decoded through...
2022-01-06 Richard Sandifordaarch64: Add support for new SME instructions
2022-01-06 Jan Beulichx86: drop NoAVX insn attribute
2022-01-06 Jan Beulichx86: drop NoAVX from POPCNT
2022-01-06 Jan Beulichx86: drop some "comm" template parameters
2022-01-06 Jan Beulichx86: templatize FMA insn templates
2022-01-05 Vladimir Mezentsevopcodes: Make i386-dis.c thread-safe
2022-01-02 Alan ModraUpdate year range in copyright notice of binutils files
2022-01-01 Mike Frysingerunify 64-bit bfd checks
2021-12-24 Vineet GuptaRISC-V: Hypervisor ext: support Privileged Spec 1.12
2021-12-18 Vladimir Mezentsevx86: Terminate mnemonicendp in swap_operand()
2021-12-16 Nelson ChuRISC-V: Support svinval extension with frozen version...
2021-12-03 Richard Sandifordaarch64: Fix uninitialised memory
2021-12-03 Alan ModraRevert "Re: Don't compile some opcodes files when bfd...
2021-12-02 Richard Sandifordaarch64: Add BC instruction
2021-12-02 Richard Sandifordaarch64: Enforce P/M/E order for MOPS instructions
2021-12-02 Richard Sandifordaarch64: Add support for +mops
2021-12-02 Richard Sandifordaarch64: Add Armv8.8-A system registers
2021-12-02 Richard Sandifordaarch64: Add id_aa64isar2_el1
2021-12-02 Richard Sandifordaarch64: Tweak insn sequence code
2021-12-02 Richard Sandifordaarch64: Add maximum immediate value to aarch64_sys_reg
2021-12-02 Marcus NilssonAllow the --visualize-jumps feature to work with the...
2021-11-30 Richard Sandifordaarch64: Add missing system registers [PR27145]
2021-11-30 Richard Sandifordaarch64: Make LOR registers conditional on +lor
2021-11-30 Richard Sandifordaarch64: Remove ZIDR_EL1
2021-11-30 Richard Sandifordaarch64: Allow writes to MFAR_EL3
2021-11-30 Richard Sandifordaarch64: Mark PMSIDR_EL1 as read-only
next