From e0ef295891174fbced37ab62693b4d5505c18896 Mon Sep 17 00:00:00 2001 From: Luke Kenneth Casson Leighton Date: Wed, 31 Jan 2024 15:19:27 +0000 Subject: [PATCH] bug 1034: sigh undo damage caused by rebase merge --- src/openpower/decoder/isa/caller.py | 46 ++++++++++++++++------------ src/openpower/decoder/power_enums.py | 3 -- 2 files changed, 27 insertions(+), 22 deletions(-) diff --git a/src/openpower/decoder/isa/caller.py b/src/openpower/decoder/isa/caller.py index d8ae3852..bd106897 100644 --- a/src/openpower/decoder/isa/caller.py +++ b/src/openpower/decoder/isa/caller.py @@ -171,6 +171,9 @@ class GPR(dict): def __call__(self, ridx, is_vec=False, offs=0, elwidth=64): if isinstance(ridx, SelectableInt): ridx = ridx.value + # scalar is enforced here + if not is_vec: + offs = 0 if elwidth == 64: return self[ridx+offs] # rrrright. start by breaking down into row/col, based on elwidth @@ -248,7 +251,7 @@ class GPR(dict): log("GPR getitem", attr, rnum) return self.regfile[rnum] - def dump(self, printout=True): + def dump(self, printout=True, heading="reg"): res = [] for i in range(len(self)): res.append(self[i].value) @@ -258,7 +261,7 @@ class GPR(dict): for j in range(8): s.append("%08x" % res[i+j]) s = ' '.join(s) - log("reg", "%2d" % i, s, kind=LogType.InstrInOuts) + log(heading, "%2d" % i, s, kind=LogType.InstrInOuts) return res @@ -552,8 +555,9 @@ def get_cr_in(dec2, name): sv_override = yield dec2.dec_cr_in.sv_override # get the IN1/2/3 from the decoder (includes SVP64 remap and isvec) in1 = yield dec2.e.read_cr1.data + in2 = yield dec2.e.read_cr2.data cr_isvec = yield dec2.cr_in_isvec - log("get_cr_in", in_sel, CROutSel.CR0.value, in1, cr_isvec) + log("get_cr_in", name, in_sel, CROutSel.CR0.value, in1, in2, cr_isvec) log(" sv_cr_in", sv_cr_in) log(" cr_bf", in_bitfield) log(" spec", spec) @@ -562,10 +566,14 @@ def get_cr_in(dec2, name): if name == 'BI': if in_sel == CRInSel.BI.value: return in1, cr_isvec + if name == 'BA': + if in_sel == CRInSel.BA_BB.value: + return in1, cr_isvec + if name == 'BB': + if in_sel == CRInSel.BA_BB.value: + return in2, cr_isvec if name == 'BFA': if in_sel == CRInSel.BFA.value: - if name in ['BA', 'BB']: - if in_sel == CRInSel.BA_BB.value: return in1, cr_isvec log("get_cr_in not found", name) return None, False @@ -2047,7 +2055,7 @@ class ISACaller(ISACallerHelper, ISAFPHelpers, StepLoop): log(" %s sim-execute" % dbg, hex(self._pc), code) opname = code.split(' ')[0] try: - yield from self.call(opname) # execute the instruction + asmop = yield from self.call(opname) # execute the instruction except MemException as e: # check for memory errors if e.args[0] == 'unaligned': # alignment error # run a Trap but set DAR first @@ -2077,9 +2085,9 @@ class ISACaller(ISACallerHelper, ISAFPHelpers, StepLoop): raise e # ... re-raise # append to the trace log file - self.trace(" # %s\n" % code) + self.trace(" # %s %s\n" % (asmop, code)) - log("gprs after code", code) + log("gprs after insn %s - code" % asmop, code) self.gpr.dump() crs = [] for i in range(len(self.crl)): @@ -2213,13 +2221,12 @@ class ISACaller(ISACallerHelper, ISAFPHelpers, StepLoop): ins_name = name.strip() # remove spaces if not already done so if self.halted: log("halted - not executing", ins_name) - return + return name # TODO, asmregs is from the spec, e.g. add RT,RA,RB # see http://bugs.libre-riscv.org/show_bug.cgi?id=282 asmop = yield from self.get_assembly_name() - log("call", ins_name, asmop, - kind=LogType.InstrInOuts) + log("call", ins_name, asmop, kind=LogType.InstrInOuts) # sv.setvl is *not* a loop-function. sigh log("is_svp64_mode", self.is_svp64_mode, asmop) @@ -2245,12 +2252,12 @@ class ISACaller(ISACallerHelper, ISAFPHelpers, StepLoop): log("is priv", instr_is_privileged, hex(self.msr.value), PR) if instr_is_privileged and PR == 1: self.call_trap(0x700, PIb.PRIV) - return + return asmop # check halted condition if ins_name == 'attn': self.halted = True - return + return asmop # User mode system call emulation consists of several steps: # 1. Detect whether instruction is sc or scv. @@ -2277,7 +2284,7 @@ class ISACaller(ISACallerHelper, ISAFPHelpers, StepLoop): # Return from interrupt yield from self.call("rfid", syscall_emu_active=True) - return + return asmop elif ((name in ("rfid", "hrfid")) and syscall_emu_active): asmop = "rfid" @@ -2339,7 +2346,7 @@ class ISACaller(ISACallerHelper, ISAFPHelpers, StepLoop): self.call_trap(0x700, PIb.ILLEG) print("name %s != %s - calling ILLEGAL trap, PC: %x" % (ins_name, asmop, self.pc.CIA.value)) - return + return asmop # this is for setvl "Vertical" mode: if set true, # srcstep/dststep is explicitly advanced. mode says which SVSTATE to @@ -2351,7 +2358,7 @@ class ISACaller(ISACallerHelper, ISAFPHelpers, StepLoop): # but PowerDecoder has a pattern for nop if ins_name == 'nop': self.update_pc_next() - return + return asmop # get elwidths, defaults to 64 xlen = 64 @@ -2410,7 +2417,7 @@ class ISACaller(ISACallerHelper, ISAFPHelpers, StepLoop): self.svp64_reset_loop() self.update_nia() self.update_pc_next() - return + return asmop srcstep, dststep, ssubstep, dsubstep = self.get_src_dststeps() pred_dst_zero = self.pred_dst_zero pred_src_zero = self.pred_src_zero @@ -2422,7 +2429,7 @@ class ISACaller(ISACallerHelper, ISAFPHelpers, StepLoop): self.pc.update(self.namespace, self.is_svp64_mode) log("SVP64: VL=0, end of call", self.namespace['CIA'], self.namespace['NIA'], kind=LogType.InstrInOuts) - return + return asmop # for when SVREMAP is active, using pre-arranged schedule. # note: modifying PowerDecoder2 needs to "settle" @@ -2623,9 +2630,10 @@ class ISACaller(ISACallerHelper, ISAFPHelpers, StepLoop): # truncate and make the exception "disappear". if self.FPSCR.FEX and (self.msr[MSRb.FE0] or self.msr[MSRb.FE1]): self.call_trap(0x700, PIb.FP) - return + return asmop yield from self.do_nia(asmop, ins_name, rc_en, ffirst_hit) + return asmop def check_ffirst(self, info, rc_en, srcstep): """fail-first mode: checks a bit of Rc Vector, truncates VL diff --git a/src/openpower/decoder/power_enums.py b/src/openpower/decoder/power_enums.py index 981675cb..28c20189 100644 --- a/src/openpower/decoder/power_enums.py +++ b/src/openpower/decoder/power_enums.py @@ -970,13 +970,10 @@ class MicrOp(Enum): OP_SETBC = 111 OP_BMAT = 112 # bmatflip/xor/and - known by many names (vgbbd in Power) OP_CRTERNLOG = 113 -<<<<<<< HEAD OP_BINLOG = 114 OP_CRBINLOG = 115 OP_CRFBINLOG = 116 OP_CRFTERNLOG = 117 -======= ->>>>>>> ef668555 (bug 1034: add crternlogi. involved adding a new CR field BFA_BFB_BF sigh) class SelType(Enum): -- 2.30.2