0ea057f7c179596b7bee31034b56913a112ba9c9
[sifive-blocks.git] / src / main / scala / devices / xilinxvc707mig / XilinxVC707MIG.scala
1 // See LICENSE for license details.
2 package sifive.blocks.devices.xilinxvc707mig
3
4 import Chisel._
5 import chisel3.experimental.{Analog,attach}
6 import config._
7 import diplomacy._
8 import uncore.tilelink2._
9 import uncore.axi4._
10 import rocketchip._
11 import sifive.blocks.ip.xilinx.vc707mig.{VC707MIGIOClocksReset, VC707MIGIODDR, vc707mig}
12
13 trait HasXilinxVC707MIGParameters {
14 }
15
16 class XilinxVC707MIGPads extends Bundle with VC707MIGIODDR
17
18 class XilinxVC707MIGIO extends Bundle with VC707MIGIODDR
19 with VC707MIGIOClocksReset
20
21 class XilinxVC707MIG(implicit p: Parameters) extends LazyModule with HasXilinxVC707MIGParameters {
22 val device = new MemoryDevice
23 val node = TLInputNode()
24 val axi4 = AXI4InternalOutputNode(Seq(AXI4SlavePortParameters(
25 slaves = Seq(AXI4SlaveParameters(
26 address = Seq(AddressSet(p(ExtMem).base, p(ExtMem).size-1)),
27 resources = device.reg,
28 regionType = RegionType.UNCACHED,
29 executable = true,
30 supportsWrite = TransferSizes(1, 256*8),
31 supportsRead = TransferSizes(1, 256*8),
32 interleavedId = Some(0))),
33 beatBytes = 8)))
34
35 val xing = LazyModule(new TLAsyncCrossing)
36 val toaxi4 = LazyModule(new TLToAXI4(idBits = 4))
37
38 xing.node := node
39 val monitor = (toaxi4.node := xing.node)
40 axi4 := toaxi4.node
41
42 lazy val module = new LazyModuleImp(this) {
43 val io = new Bundle {
44 val port = new XilinxVC707MIGIO
45 val tl = node.bundleIn
46 }
47
48 //MIG black box instantiation
49 val blackbox = Module(new vc707mig)
50
51 //pins to top level
52
53 //inouts
54 attach(io.port.ddr3_dq,blackbox.io.ddr3_dq)
55 attach(io.port.ddr3_dqs_n,blackbox.io.ddr3_dqs_n)
56 attach(io.port.ddr3_dqs_p,blackbox.io.ddr3_dqs_p)
57
58 //outputs
59 io.port.ddr3_addr := blackbox.io.ddr3_addr
60 io.port.ddr3_ba := blackbox.io.ddr3_ba
61 io.port.ddr3_ras_n := blackbox.io.ddr3_ras_n
62 io.port.ddr3_cas_n := blackbox.io.ddr3_cas_n
63 io.port.ddr3_we_n := blackbox.io.ddr3_we_n
64 io.port.ddr3_reset_n := blackbox.io.ddr3_reset_n
65 io.port.ddr3_ck_p := blackbox.io.ddr3_ck_p
66 io.port.ddr3_ck_n := blackbox.io.ddr3_ck_n
67 io.port.ddr3_cke := blackbox.io.ddr3_cke
68 io.port.ddr3_cs_n := blackbox.io.ddr3_cs_n
69 io.port.ddr3_dm := blackbox.io.ddr3_dm
70 io.port.ddr3_odt := blackbox.io.ddr3_odt
71
72 //inputs
73 //differential system clock
74 blackbox.io.sys_clk_n := io.port.sys_clk_n
75 blackbox.io.sys_clk_p := io.port.sys_clk_p
76
77 //user interface signals
78 val axi_async = axi4.bundleIn(0)
79 xing.module.io.in_clock := clock
80 xing.module.io.in_reset := reset
81 xing.module.io.out_clock := blackbox.io.ui_clk
82 xing.module.io.out_reset := blackbox.io.ui_clk_sync_rst
83 toaxi4.module.clock := blackbox.io.ui_clk
84 toaxi4.module.reset := blackbox.io.ui_clk_sync_rst
85 monitor.foreach { lm =>
86 lm.module.clock := blackbox.io.ui_clk
87 lm.module.reset := blackbox.io.ui_clk_sync_rst
88 }
89
90 io.port.ui_clk := blackbox.io.ui_clk
91 io.port.ui_clk_sync_rst := blackbox.io.ui_clk_sync_rst
92 io.port.mmcm_locked := blackbox.io.mmcm_locked
93 blackbox.io.aresetn := io.port.aresetn
94 blackbox.io.app_sr_req := Bool(false)
95 blackbox.io.app_ref_req := Bool(false)
96 blackbox.io.app_zq_req := Bool(false)
97 //app_sr_active := unconnected
98 //app_ref_ack := unconnected
99 //app_zq_ack := unconnected
100
101 //slave AXI interface write address ports
102 blackbox.io.s_axi_awid := axi_async.aw.bits.id
103 blackbox.io.s_axi_awaddr := axi_async.aw.bits.addr //truncation ??
104 blackbox.io.s_axi_awlen := axi_async.aw.bits.len
105 blackbox.io.s_axi_awsize := axi_async.aw.bits.size
106 blackbox.io.s_axi_awburst := axi_async.aw.bits.burst
107 blackbox.io.s_axi_awlock := axi_async.aw.bits.lock
108 blackbox.io.s_axi_awcache := UInt("b0011")
109 blackbox.io.s_axi_awprot := axi_async.aw.bits.prot
110 blackbox.io.s_axi_awqos := axi_async.aw.bits.qos
111 blackbox.io.s_axi_awvalid := axi_async.aw.valid
112 axi_async.aw.ready := blackbox.io.s_axi_awready
113
114 //slave interface write data ports
115 blackbox.io.s_axi_wdata := axi_async.w.bits.data
116 blackbox.io.s_axi_wstrb := axi_async.w.bits.strb
117 blackbox.io.s_axi_wlast := axi_async.w.bits.last
118 blackbox.io.s_axi_wvalid := axi_async.w.valid
119 axi_async.w.ready := blackbox.io.s_axi_wready
120
121 //slave interface write response
122 blackbox.io.s_axi_bready := axi_async.b.ready
123 axi_async.b.bits.id := blackbox.io.s_axi_bid
124 axi_async.b.bits.resp := blackbox.io.s_axi_bresp
125 axi_async.b.valid := blackbox.io.s_axi_bvalid
126
127 //slave AXI interface read address ports
128 blackbox.io.s_axi_arid := axi_async.ar.bits.id
129 blackbox.io.s_axi_araddr := axi_async.ar.bits.addr //truncation ??
130 blackbox.io.s_axi_arlen := axi_async.ar.bits.len
131 blackbox.io.s_axi_arsize := axi_async.ar.bits.size
132 blackbox.io.s_axi_arburst := axi_async.ar.bits.burst
133 blackbox.io.s_axi_arlock := axi_async.ar.bits.lock
134 blackbox.io.s_axi_arcache := UInt("b0011")
135 blackbox.io.s_axi_arprot := axi_async.ar.bits.prot
136 blackbox.io.s_axi_arqos := axi_async.ar.bits.qos
137 blackbox.io.s_axi_arvalid := axi_async.ar.valid
138 axi_async.ar.ready := blackbox.io.s_axi_arready
139
140 //slace AXI interface read data ports
141 blackbox.io.s_axi_rready := axi_async.r.ready
142 axi_async.r.bits.id := blackbox.io.s_axi_rid
143 axi_async.r.bits.data := blackbox.io.s_axi_rdata
144 axi_async.r.bits.resp := blackbox.io.s_axi_rresp
145 axi_async.r.bits.last := blackbox.io.s_axi_rlast
146 axi_async.r.valid := blackbox.io.s_axi_rvalid
147
148 //misc
149 io.port.init_calib_complete := blackbox.io.init_calib_complete
150 blackbox.io.sys_rst :=io.port.sys_rst
151 //mig.device_temp :- unconnceted
152 }
153 }