(no commit message)
[libreriscv.git] / resources.mdwn
1 # Resources and Specifications
2
3 This page aims to collect all the resources and specifications we need
4 in one place for quick access. We will try our best to keep links here
5 up-to-date. Feel free to add more links here.
6
7 [[!toc ]]
8
9 # Getting Started
10
11 This section is primarily a series of useful links found online
12
13 * [FSiC2019](https://wiki.f-si.org/index.php/FSiC2019)
14 * Fundamentals to learn to get started [[3d_gpu/tutorial]]
15
16 ## Is Open Source Hardware Profitable?
17 [RaptorCS on FOSS Hardware Interview](https://www.youtube.com/watch?v=o5Ihqg72T3c&feature=youtu.be)
18
19 # OpenPOWER ISA
20
21 * [3.0 PDF](https://openpowerfoundation.org/?resource_lib=power-isa-version-3-0)
22 * [2.07 PDF](https://openpowerfoundation.org/?resource_lib=ibm-power-isa-version-2-07-b)
23 * Virginia Tech course <https://github.com/w-feng/CompArch-MIPS-POWER>
24 * mini functional simulator https://github.com/god-s-perfect-idiot/POWER-sim
25
26 ## Overview of the user ISA:
27
28 * [Raymond Chen's PowerPC series](https://devblogs.microsoft.com/oldnewthing/20180806-00/?p=99425)
29 * Power ISA listings <https://power-isa-beta.mybluemix.net/>
30
31 ## OpenPOWER OpenFSI Spec (2016)
32
33 * [OpenPOWER OpenFSI Spec](http://openpowerfoundation.org/wp-content/uploads/resources/OpenFSI-spec-100/OpenFSI-spec-20161212.pdf)
34
35 * [OpenPOWER OpenFSI Compliance Spec](http://openpowerfoundation.org/wp-content/uploads/resources/openpower-fsi-thts-1.0/openpower-fsi-thts-20180130.pdf)
36
37 # Energy-efficient cores
38
39 * https://arxiv.org/abs/2002.10143
40 * https://arxiv.org/abs/2011.08070
41
42 # Open Access Publication locations
43
44 * <https://open-research-europe.ec.europa.eu/browse/engineering-and-technology>
45
46 # Communities
47
48 * <https://www.reddit.com/r/OpenPOWER/>
49 * <http://lists.mailinglist.openpowerfoundation.org/pipermail/openpower-hdl-cores/>
50 * <http://lists.mailinglist.openpowerfoundation.org/pipermail/openpower-community-dev/>
51 * Open tape-out mailing list <https://groups.google.com/a/opentapeout.dev/g/mailinglist>
52
53 # ppc64 ELF ABI
54
55 * EABI 1.9 supplement <https://refspecs.linuxfoundation.org/ELF/ppc64/PPC-elf64abi-1.9.html>
56 * https://refspecs.linuxfoundation.org/ELF/ppc64/PPC-elf64abi-1.9.pdf
57 * v2.1.5 <https://openpowerfoundation.org/specifications/64bitelfabi/>
58
59 # Similar concepts
60
61 * <https://www.tdx.cat/bitstream/handle/10803/674224/TCRL1de1.pdf> Vector registers may be
62 made "ultra-wide" (SX Aurora / Cray)
63
64 # Other GPU Specifications
65
66 *
67 * https://developer.amd.com/wp-content/resources/RDNA_Shader_ISA.pdf
68 * https://developer.amd.com/wp-content/resources/Vega_Shader_ISA_28July2017.pdf
69 * MALI Midgard
70 * [Nyuzi](https://github.com/jbush001/NyuziProcessor)
71 * VideoCore IV
72 * etnaviv
73
74 # JTAG
75
76 * [Useful JTAG implementation reference: Design Of IEEE 1149.1 TAP Controller IP Core by Shelja, Nandakumar and Muruganantham, DOI:10.5121/csit.2016.60910](https://web.archive.org/web/20201021174944/https://airccj.org/CSCP/vol6/csit65610.pdf)
77
78 Abstract
79
80 "The objective of this work is to design and implement a TAP controller IP core compatible with IEEE 1149.1-2013 revision of the standard. The test logic architecture also includes the Test Mode Persistence controller and its associated logic. This work is expected to serve as a ready to use module that can be directly inserted in to a new digital IC designs with little modifications."
81
82 # Radix MMU
83 - [Qemu emulation](https://github.com/qemu/qemu/commit/d5fee0bbe68d5e61e2d2beb5ff6de0b9c1cfd182)
84
85 # D-Cache
86
87 - [A Primer on Memory Consistency and Cache Coherence
88 ](https://www.morganclaypool.com/doi/10.2200/S00962ED2V01Y201910CAC049)
89
90 ## D-Cache Possible Optimizations papers and links
91 - [ACDC: Small, Predictable and High-Performance Data Cache](https://dl.acm.org/doi/10.1145/2677093)
92 - [Stop Crying Over Your Cache Miss Rate: Handling Efficiently Thousands of
93 Outstanding Misses in FPGAs](https://dl.acm.org/doi/abs/10.1145/3289602.3293901)
94
95 # BW Enhancing Shared L1 Cache Design research done in cooperation with AMD
96 - [Youtube video PACT 2020 - Analyzing and Leveraging Shared L1 Caches in GPUs](https://m.youtube.com/watch?v=CGIhOnt7F6s)
97 - [Url to PDF of paper on author's website (clicking will download the pdf)](https://adwaitjog.github.io/docs/pdf/sharedl1-pact20.pdf)
98
99
100 # RTL Arithmetic SQRT, FPU etc.
101
102 ## Wallace vs Dadda Multipliers
103
104 * [Paper comparing efficiency of Wallace and Dadda Multipliers in RTL implementations (clicking will download the pdf from archive.org)](https://web.archive.org/web/20180717013227/http://ieeemilestones.ethw.org/images/d/db/A_comparison_of_Dadda_and_Wallace_multiplier_delays.pdf)
105
106 ## Sqrt
107 * [Fast Floating Point Square Root](https://pdfs.semanticscholar.org/5060/4e9aff0e37089c4ab9a376c3f35761ffe28b.pdf)
108 * [Reciprocal Square Root Algorithm](http://www.acsel-lab.com/arithmetic/arith15/papers/ARITH15_Takagi.pdf)
109 * [Fast Calculation of Cube and Inverse Cube Roots Using a Magic Constant and Its Implementation on Microcontrollers (clicking will download the pdf)](https://res.mdpi.com/d_attachment/energies/energies-14-01058/article_deploy/energies-14-01058-v2.pdf)
110 * [Modified Fast Inverse Square Root and Square Root Approximation Algorithms: The Method of Switching Magic Constants (clicking will download the pdf)](https://res.mdpi.com/d_attachment/computation/computation-09-00021/article_deploy/computation-09-00021-v3.pdf)
111
112
113 ## CORDIC and related algorithms
114
115 * <https://bugs.libre-soc.org/show_bug.cgi?id=127> research into CORDIC
116 * <https://bugs.libre-soc.org/show_bug.cgi?id=208>
117 * [BKM (log(x) and e^x)](https://en.wikipedia.org/wiki/BKM_algorithm)
118 * [CORDIC](http://www.andraka.com/files/crdcsrvy.pdf)
119 - Does not have an easy way of computing tan(x)
120 * [zipcpu CORDIC](https://zipcpu.com/dsp/2017/08/30/cordic.html)
121 * [Low latency and Low error floating point TCORDIC](https://ieeexplore.ieee.org/document/7784797) (email Michael or Cole if you don't have IEEE access)
122 * <http://www.myhdl.org/docs/examples/sinecomp/> MyHDL version of CORDIC
123 * <https://dspguru.com/dsp/faqs/cordic/>
124
125 ## IEEE Standard for Floating-Point Arithmetic (IEEE 754)
126
127 Almost all modern computers follow the IEEE Floating-Point Standard. Of
128 course, we will follow it as well for interoperability.
129
130 * IEEE 754-2019: <https://standards.ieee.org/standard/754-2019.html>
131
132 Note: Even though this is such an important standard used by everyone,
133 it is unfortunately not freely available and requires a payment to
134 access. However, each of the Libre-SOC members already have access
135 to the document.
136
137 * [Lecture notes - Floating Point Appreciation](http://pages.cs.wisc.edu/~markhill/cs354/Fall2008/notes/flpt.apprec.html)
138
139 Among other things, has a nice explanation on arithmetic, rounding modes and the sticky bit.
140
141 * [What Every Computer Scientist Should Know About Floating-Point Arithmetic](https://docs.oracle.com/cd/E19957-01/806-3568/ncg_goldberg.html)
142
143 Nice resource on rounding errors (ulps and epsilon) and the "table maker's dilemma".
144
145 ## Past FPU Mistakes to learn from
146
147 * [Intel Underestimates Error Bounds by 1.3 quintillion on
148 Random ASCII – tech blog of Bruce Dawson ](https://randomascii.wordpress.com/2014/10/09/intel-underestimates-error-bounds-by-1-3-quintillion/)
149 * [Intel overstates FPU accuracy 06/01/2013](http://notabs.org/fpuaccuracy)
150 * How not to design an ISA
151 <https://player.vimeo.com/video/450406346>
152 Meester Forsyth <http://eelpi.gotdns.org/>
153
154 # Khronos Standards
155
156 The Khronos Group creates open standards for authoring and acceleration
157 of graphics, media, and computation. It is a requirement for our hybrid
158 CPU/GPU to be compliant with these standards *as well* as with IEEE754,
159 in order to be commercially-competitive in both areas: especially Vulkan
160 and OpenCL being the most important. SPIR-V is also important for the
161 Kazan driver.
162
163 Thus the [[zfpacc_proposal]] has been created which permits runtime dynamic
164 switching between different accuracy levels, in userspace applications.
165
166 [**SPIR-V Main Page Link**](https://www.khronos.org/registry/spir-v/)
167
168 * [SPIR-V 1.5 Specification Revision 1](https://www.khronos.org/registry/spir-v/specs/unified1/SPIRV.html)
169 * [SPIR-V OpenCL Extended Instruction Set](https://www.khronos.org/registry/spir-v/specs/unified1/OpenCL.ExtendedInstructionSet.100.html)
170 * [SPIR-V GLSL Extended Instruction Set](https://www.khronos.org/registry/spir-v/specs/unified1/GLSL.std.450.html)
171
172 [**Vulkan Main Page Link**](https://www.khronos.org/registry/vulkan/)
173
174 * [Vulkan 1.1.122](https://www.khronos.org/registry/vulkan/specs/1.1-extensions/html/index.html)
175
176 [**OpenCL Main Page**](https://www.khronos.org/registry/OpenCL/)
177
178 * [OpenCL 2.2 API Specification](https://www.khronos.org/registry/OpenCL/specs/2.2/html/OpenCL_API.html)
179 * [OpenCL 2.2 Extension Specification](https://www.khronos.org/registry/OpenCL/specs/2.2/html/OpenCL_Ext.html)
180 * [OpenCL 2.2 SPIR-V Environment Specification](https://www.khronos.org/registry/OpenCL/specs/2.2/html/OpenCL_Env.html)
181
182 * OpenCL released the proposed OpenCL 3.0 spec for comments in april 2020
183
184 * [Announcement video](https://youtu.be/h0_syTg6TtY)
185 * [Announcement video slides (PDF)](https://www.khronos.org/assets/uploads/apis/OpenCL-3.0-Launch-Apr20.pdf)
186
187 Note: We are implementing hardware accelerated Vulkan and
188 OpenCL while relying on other software projects to translate APIs to
189 Vulkan. E.g. Zink allows for OpenGL-to-Vulkan in software.
190
191 # Open Source (CC BY + MIT) DirectX specs (by Microsoft, but not official specs)
192
193 https://github.com/Microsoft/DirectX-Specs
194
195 # Graphics and Compute API Stack
196
197 I found this informative post that mentions Kazan and a whole bunch of
198 other stuff. It looks like *many* APIs can be emulated on top of Vulkan,
199 although performance is not evaluated.
200
201 <https://synappsis.wordpress.com/2017/06/03/opengl-over-vulkan-dev/>
202
203 * Pixilica is heading up an initiative to create a RISC-V graphical ISA
204
205 * [Pixilica 3D Graphical ISA Slides](https://b5792ddd-543e-4dd4-9b97-fe259caf375d.filesusr.com/ugd/841f2a_c8685ced353b4c3ea20dbb993c4d4d18.pdf)
206
207 # 3D Graphics Texture compression software and hardware
208
209 * [Proprietary Rad Game Tools Oddle Texture Software Compression](https://web.archive.org/web/20200913122043/http://www.radgametools.com/oodle.htm)
210
211 * [Blog post by one of the engineers who developed the proprietary Rad Game Tools Oddle Texture Software Compression and the Oodle Kraken decompression software and hardware decoder used in the ps5 ssd](https://archive.vn/oz0pG)
212
213 # Various POWER Communities
214 - [An effort to make a 100% Libre POWER Laptop](https://www.powerpc-notebook.org/en/)
215 The T2080 is a POWER8 chip.
216 - [Power Progress Community](https://www.powerprogress.org/campaigns/donations-to-all-the-power-progress-community-projects/)
217 Supporting/Raising awareness of various POWER related open projects on the FOSS
218 community
219 - [OpenPOWER](https://openpowerfoundation.org)
220 Promotes and ensure compliance with the Power ISA amongst members.
221 - [OpenCapi](https://opencapi.org)
222 High performance interconnect for POWER machines. One of the big advantages
223 of the POWER architecture. Notably more performant than PCIE Gen4, and is
224 designed to be layered on top of the physical PCIE link.
225 - [OpenPOWER “Virtual Coffee” Calls](https://openpowerfoundation.org/openpower-virtual-coffee-calls/)
226 Truly open bi-weekly teleconference lines for anybody interested in helping
227 advance or adopting the POWER architecture.
228
229 # Conferences
230
231 see [[conferences]]
232
233
234 # Coriolis2
235
236 * LIP6's Coriolis - a set of backend design tools:
237 <https://www-soc.lip6.fr/equipe-cian/logiciels/coriolis/>
238
239 Note: The rest of LIP6's website is in French, but there is a UK flag
240 in the corner that gives the English version.
241
242 # Logical Equivalence and extraction
243
244 * NETGEN
245 * CVC https://github.com/d-m-bailey/cvc
246
247 # Klayout
248
249 * KLayout - Layout viewer and editor: <https://www.klayout.de/>
250
251 # image to GDS-II
252
253 * https://nazca-design.org/convert-image-to-gds/
254
255 # The OpenROAD Project
256
257 OpenROAD seeks to develop and foster an autonomous, 24-hour, open-source
258 layout generation flow (RTL-to-GDS).
259
260 * <https://theopenroadproject.org/>
261
262 # Other RISC-V GPU attempts
263
264 * <https://fossi-foundation.org/2019/09/03/gsoc-64b-pointers-in-rv32>
265
266 * <http://bjump.org/manycore/>
267
268 * <https://resharma.github.io/RISCV32-GPU/>
269
270 TODO: Get in touch and discuss collaboration
271
272 # Tests, Benchmarks, Conformance, Compliance, Verification, etc.
273
274 ## RISC-V Tests
275
276 RISC-V Foundation is in the process of creating an official conformance
277 test. It's still in development as far as I can tell.
278
279 * //TODO LINK TO RISC-V CONFORMANCE TEST
280
281 ## IEEE 754 Testing/Emulation
282
283 IEEE 754 has no official tests for floating-point but there are
284 well-known third party tools to check such as John Hauser's TestFloat.
285
286 There is also his SoftFloat library, which is a software emulation
287 library for IEEE 754.
288
289 * <http://www.jhauser.us/arithmetic/>
290
291 Jacob is also working on an IEEE 754 software emulation library written
292 in Rust which also has Python bindings:
293
294 * Source: <https://salsa.debian.org/Kazan-team/simple-soft-float>
295 * Crate: <https://crates.io/crates/simple-soft-float>
296 * Autogenerated Docs: <https://docs.rs/simple-soft-float/>
297
298 A cool paper I came across in my research is "IeeeCC754++ : An Advanced
299 Set of Tools to Check IEEE 754-2008 Conformity" by Dr. Matthias Hüsken.
300
301 * Direct link to PDF:
302 <http://elpub.bib.uni-wuppertal.de/servlets/DerivateServlet/Derivate-7505/dc1735.pdf>
303
304 ## Khronos Tests
305
306 OpenCL Conformance Tests
307
308 * <https://github.com/KhronosGroup/OpenCL-CTS>
309
310 Vulkan Conformance Tests
311
312 * <https://github.com/KhronosGroup/VK-GL-CTS>
313
314 MAJOR NOTE: We are **not** allowed to say we are compliant with any of
315 the Khronos standards until we actually make an official submission,
316 do the paperwork, and pay the relevant fees.
317
318 ## Formal Verification
319
320 Formal verification of Libre RISC-V ensures that it is bug-free in
321 regards to what we specify. Of course, it is important to do the formal
322 verification as a final step in the development process before we produce
323 thousands or millions of silicon.
324
325 * Possible way to speed up our solvers for our formal proofs <https://web.archive.org/web/20201029205507/https://github.com/eth-sri/fastsmt>
326
327 * Algorithms (papers) submitted for 2018 International SAT Competition <https://web.archive.org/web/20201029205239/https://helda.helsinki.fi/bitstream/handle/10138/237063/sc2018_proceedings.pdf> <https://web.archive.org/web/20201029205637/http://www.satcompetition.org/>
328 * Minisail <https://www.isa-afp.org/entries/MiniSail.html> - compiler
329 for SAIL into c
330
331 Some learning resources I found in the community:
332
333 * ZipCPU: <http://zipcpu.com/> ZipCPU provides a comprehensive
334 tutorial for beginners and many exercises/quizzes/slides:
335 <http://zipcpu.com/tutorial/>
336 * Western Digital's SweRV CPU blog (I recommend looking at all their
337 posts): <https://tomverbeure.github.io/>
338 * <https://tomverbeure.github.io/risc-v/2018/11/19/A-Bug-Free-RISC-V-Core-without-Simulation.html>
339 * <https://tomverbeure.github.io/rtl/2019/01/04/Under-the-Hood-of-Formal-Verification.html>
340
341 VAMP CPU
342
343 * Formal verification of a fully IEEE compliant floating point unit
344 <https://publikationen.sulb.uni-saarland.de/bitstream/20.500.11880/25760/1/ChristianJacobi_ProfDrWolfgangJPaul.pdf>
345 * <https://www-wjp.cs.uni-sb.de/forschung/projekte/VAMP/?lang=en>
346 * the PVS/hw subfolder is under the 2-clause BSD license:
347 <https://www-wjp.cs.uni-sb.de/forschung/projekte/VAMP/PVS/hw/COPYRIGHT>
348 * <https://alastairreid.github.io/RelatedWork/papers/beyer:ijsttt:2006/>
349
350 ## Automation
351
352 * <https://www.ohwr.org/project/wishbone-gen>
353
354 # Bus Architectures
355
356 * Avalon <https://www.intel.com/content/dam/www/programmable/us/en/pdfs/literature/manual/mnl_avalon_spec.pdf>
357 * CXM <https://www.computeexpresslink.org/download-the-specification>
358
359 # Vector Processors
360
361 * THOR <https://github.com/robfinch/Thor/blob/main/Thor2021/doc/Thor2021.pdf>
362 * NEC SX-Aurora
363 * RVV
364 * MRISC32 <https://github.com/mrisc32/mrisc32>
365
366 # LLVM
367
368 ## Adding new instructions:
369
370 * <https://archive.fosdem.org/2015/schedule/event/llvm_internal_asm/>
371
372 # Branch Prediction
373
374 * <https://danluu.com/branch-prediction/>
375
376 # Python RTL Tools
377
378 * <https://ieeexplore.ieee.org/document/9591456> pylog fpga
379 <https://github.com/hst10/pylog>
380 * [Migen - a Python RTL](https://jeffrey.co.in/blog/2014/01/d-flip-flop-using-migen/)
381 * [Migen Tutorial](http://blog.lambdaconcept.com/doku.php?id=migen:tutorial>)
382 * There is a great guy, Robert Baruch, who has a good
383 [tutorial](https://github.com/RobertBaruch/nmigen-tutorial) on nMigen.
384 He also build an FPGA-proven Motorola 6800 CPU clone with nMigen and put
385 [the code](https://github.com/RobertBaruch/n6800) and
386 [instructional videos](https://www.youtube.com/playlist?list=PLEeZWGE3PwbbjxV7_XnPSR7ouLR2zjktw)
387 online.
388 There is now a page [[docs/learning_nmigen]].
389 * [Using our Python Unit Tests(old)](http://lists.libre-riscv.org/pipermail/libre-riscv-dev/2019-March/000705.html)
390 * <https://chisel.eecs.berkeley.edu/api/latest/chisel3/util/DecoupledIO.html>
391
392 # Other
393
394 * <https://github.com/chrische-xx/mpw7> 10-bit SAR ADC
395 * Cray-1 Pocket Reference
396 <https://nitter.it/aka_pugs/status/1546576975166201856>
397 <https://ftp.libre-soc.org/cray-1-pocket-ref/>
398 <https://www.computerhistory.org/collections/catalog/102685876>
399 * <https://github.com/tdene/synth_opt_adders> Prefix-tree generation scripts
400 * <https://debugger.medium.com/why-is-apples-m1-chip-so-fast-3262b158cba2> N1
401 * <https://codeberg.org/tok/librecell> Libre Cell Library
402 * <https://wiki.f-si.org/index.php/FSiC2019>
403 * <https://fusesoc.net>
404 * <https://www.lowrisc.org/open-silicon/>
405 * <http://fpgacpu.ca/fpga/Pipeline_Skid_Buffer.html> pipeline skid buffer
406 * <https://pyvcd.readthedocs.io/en/latest/vcd.gtkw.html> GTKwave
407 * <https://github.com/Ben1152000/sootty> - console-based vcd viewer
408 * <https://github.com/ics-jku/wal> - Waveform Analysis
409 * <http://www.sunburst-design.com/papers/CummingsSNUG2002SJ_Resets.pdf>
410 Synchronous Resets? Asynchronous Resets? I am so confused! How will I
411 ever know which to use? by Clifford E. Cummings
412 * <http://www.sunburst-design.com/papers/CummingsSNUG2008Boston_CDC.pdf>
413 Clock Domain Crossing (CDC) Design & Verification Techniques Using
414 SystemVerilog, by Clifford E. Cummings
415 In particular, see section 5.8.2: Multi-bit CDC signal passing using
416 1-deep / 2-register FIFO synchronizer.
417 * <http://www2.eecs.berkeley.edu/Pubs/TechRpts/2016/EECS-2016-143.pdf>
418 Understanding Latency Hiding on GPUs, by Vasily Volkov
419 * Efabless "Openlane" <https://github.com/efabless/openlane>
420 * example of openlane with nmigen
421 <https://github.com/lethalbit/nmigen/tree/openlane>
422 * Co-simulation plugin for verilator, transferring to ECP5
423 <https://github.com/vmware/cascade>
424 * Multi-read/write ported memories
425 <https://tomverbeure.github.io/2019/08/03/Multiport-Memories.html>
426 * Data-dependent fail-on-first aka "Fault-tolerant speculative vectorisation"
427 <https://arxiv.org/pdf/1803.06185.pdf>
428 * OpenPOWER Foundation Membership
429 <https://openpowerfoundation.org/membership/how-to-join/membership-kit-9-27-16-4/>
430 * Clock switching (and formal verification)
431 <https://zipcpu.com/formal/2018/05/31/clkswitch.html>
432 * Circuit of Compunit <http://home.macintosh.garden/~mepy2/libre-soc/comp_unit_req_rel.html>
433 * Circuitverse 16-bit <https://circuitverse.org/users/17603/projects/54486>
434 * Nice example model of a Tomasulo-based architecture, with multi-issue, in-order issue, out-of-order execution, in-order commit, with reservation stations and reorder buffers, and hazard avoidance.
435 <https://www.brown.edu/Departments/Engineering/Courses/En164/Tomasulo_10.pdf>
436 * adrian_b architecture comparison <https://news.ycombinator.com/item?id=24459041>
437 * ericandecscent RISC-V <https://libre-soc.org/irclog/%23libre-soc.2021-07-11.log.html>
438
439 # Real/Physical Projects
440
441 * [Samuel's KC5 code](http://chiselapp.com/user/kc5tja/repository/kestrel-3/dir?ci=6c559135a301f321&name=cores/cpu)
442 * <https://chips4makers.io/blog/>
443 * <https://hackaday.io/project/7817-zynqberry>
444 * <https://github.com/efabless/raven-picorv32>
445 * <https://efabless.com>
446 * <https://efabless.com/design_catalog/default>
447 * <https://wiki.f-si.org/index.php/The_Raven_chip:_First-time_silicon_success_with_qflow_and_efabless>
448 * <https://mshahrad.github.io/openpiton-asplos16.html>
449
450 # ASIC tape-out pricing
451
452 * <https://europractice-ic.com/wp-content/uploads/2020/05/General-MPW-EUROPRACTICE-200505-v8.pdf>
453
454 # Funding
455
456 * <https://toyota-ai.ventures/>
457 * [NLNet Applications](http://bugs.libre-riscv.org/buglist.cgi?columnlist=assigned_to%2Cbug_status%2Cresolution%2Cshort_desc%2Ccf_budget&f1=cf_nlnet_milestone&o1=equals&query_format=advanced&resolution=---&v1=NLnet.2019.02)
458
459 # Good Programming/Design Practices
460
461 * [Liskov Substitution Principle](https://en.wikipedia.org/wiki/Liskov_substitution_principle)
462 * [Principle of Least Astonishment](https://en.wikipedia.org/wiki/Principle_of_least_astonishment)
463 * <https://peertube.f-si.org/videos/watch/379ef007-40b7-4a51-ba1a-0db4f48e8b16>
464 * [Rust-Lang Philosophy and Consensus](http://smallcultfollowing.com/babysteps/blog/2019/04/19/aic-adventures-in-consensus/)
465
466 * <https://youtu.be/o5Ihqg72T3c>
467 * <http://flopoco.gforge.inria.fr/>
468 * Fundamentals of Modern VLSI Devices
469 <https://groups.google.com/a/groups.riscv.org/d/msg/hw-dev/b4pPvlzBzu0/7hDfxArEAgAJ>
470
471 # 12 skills summary
472
473 * <https://www.crnhq.org/cr-kit/>
474
475 # Analog Simulation
476
477 * <https://github.com/Isotel/mixedsim>
478 * <http://www.vlsiacademy.org/open-source-cad-tools.html>
479 * <http://ngspice.sourceforge.net/adms.html>
480 * <https://en.wikipedia.org/wiki/Verilog-AMS#Open_Source_Implementations>
481
482 # Libre-SOC Standards
483
484 This list auto-generated from a page tag "standards":
485
486 [[!inline pages="tagged(standards)" actions="no" archive="yes" quick="yes"]]
487
488 # Server setup
489
490 * [[resources/server-setup/web-server]]
491 * [[resources/server-setup/git-mirroring]]
492 * [[resources/server-setup/nagios-monitoring]]
493
494 # Testbeds
495
496 * <https://www.fed4fire.eu/testbeds/>
497
498 # Really Useful Stuff
499
500 * <https://github.com/im-tomu/fomu-workshop/blob/master/docs/requirements.txt>
501 * <https://github.com/im-tomu/fomu-workshop/blob/master/docs/conf.py#L39-L47>
502
503 # Digilent Arty
504
505 * https://store.digilentinc.com/pmod-sf3-32-mb-serial-nor-flash/
506 * https://store.digilentinc.com/arty-a7-artix-7-fpga-development-board-for-makers-and-hobbyists/
507 * https://store.digilentinc.com/pmod-vga-video-graphics-array/
508 * https://store.digilentinc.com/pmod-microsd-microsd-card-slot/
509 * https://store.digilentinc.com/pmod-rtcc-real-time-clock-calendar/
510 * https://store.digilentinc.com/pmod-i2s2-stereo-audio-input-and-output/
511
512 # CircuitJS experiments
513
514 * [[resources/high-speed-serdes-in-circuitjs]]
515
516 # Logic Simulator 2
517 * <https://github.com/dkilfoyle/logic2>
518 [Live web version](https://dkilfoyle.github.io/logic2/)
519
520 > ## Features
521 > 1. Micro-subset verilog-like DSL for coding the array of logic gates (parsed using Antlr)
522 > 2. Monaco-based code editor with automatic linting/error reporting, smart indentation, code folding, hints
523 > 3. IDE docking ui courtesy of JupyterLab's Lumino widgets
524 > 4. Schematic visualisation courtesy of d3-hwschematic
525 > 5. Testbench simulation with graphical trace output and schematic animation
526 > 6. Circuit description as gates, boolean logic or verilog behavioural model
527 > 7. Generate arbitrary outputs from truth table and Sum of Products or Karnaugh Map
528
529 [from the GitHub page. As of 2021/03/29]
530
531 # ASIC Timing and Design flow resources
532
533 * <https://www.linkedin.com/pulse/asic-design-flow-introduction-timing-constraints-mahmoud-abdellatif/>
534 * <https://www.icdesigntips.com/2020/10/setup-and-hold-time-explained.html>
535 * <https://www.vlsiguide.com/2018/07/clock-tree-synthesis-cts.html>
536 * <https://en.wikipedia.org/wiki/Frequency_divider>
537
538 # Geometric Haskell Library
539
540 * <https://github.com/julialongtin/hslice/blob/master/Graphics/Slicer/Math/GeometricAlgebra.hs>
541 * <https://github.com/julialongtin/hslice/blob/master/Graphics/Slicer/Math/PGA.hs>
542 * <https://arxiv.org/pdf/1501.06511.pdf>
543 * <https://bivector.net/index.html>
544
545 # Handy Compiler Algorithms for SimpleV
546
547 Requires aligned registers:
548 * [Graph Coloring Register Allocation for Processors with Multi-Register Operands](https://dl.acm.org/doi/pdf/10.1145/93548.93552)
549 More general:
550 * [Retargetable Graph-Coloring Register Allocation for Irregular Architectures](https://user.it.uu.se/~svenolof/wpo/AllocSCOPES2003.20030626b.pdf)
551
552 # TODO investigate
553
554 ```
555 https://www.nextplatform.com/2022/08/22/the-expanding-cxl-memory-hierarchy-is-inevitable-and-good-enough/
556 https://github.com/idea-fasoc/OpenFASOC
557 https://www.quicklogic.com/2020/06/18/the-tipping-point/
558 https://www.quicklogic.com/blog/
559 https://www.quicklogic.com/2020/09/15/why-open-source-ecosystems-make-good-business-sense/
560 https://www.quicklogic.com/qorc/
561 https://en.wikipedia.org/wiki/RAD750
562 The RAD750 system has a price that is comparable to the RAD6000, the latter of which as of 2002 was listed at US$200,000 (equivalent to $284,292 in 2019).
563 https://theamphour.com/525-open-fpga-toolchains-and-machine-learning-with-brian-faith-of-quicklogic/
564 https://github.blog/2021-03-22-open-innovation-winning-strategy-digital-sovereignty-human-progress/
565 https://github.com/olofk/edalize
566 https://github.com/hdl/containers
567 https://twitter.com/OlofKindgren/status/1374848733746192394
568 You might also want to check out https://umarcor.github.io/osvb/index.html
569 https://www.linkedin.com/pulse/1932021-python-now-replaces-tcl-all-besteda-apis-avidan-efody/
570 “TCL has served us well, over the years, allowing us to provide an API, and at the same time ensure nobody will ever use it. I will miss it”.
571 https://sphinxcontrib-hdl-diagrams.readthedocs.io/en/latest/examples/comb-full-adder.html
572 https://sphinxcontrib-hdl-diagrams.readthedocs.io/en/latest/examples/carry4.html
573 FuseSoC is used by MicroWatt and Western Digital cores
574 OpenTitan also uses FuseSoC
575 LowRISC is UK based
576 https://antmicro.com/blog/2020/12/ibex-support-in-verilator-yosys-via-uhdm-surelog/
577 https://cirosantilli.com/x86-paging
578 https://stackoverflow.com/questions/18431261/how-does-x86-paging-work
579 http://denninginstitute.com/modules/vm/red/i486page.html
580 ```