532902ea94a2a2121ffc85e1fc23854cb3f8722f
[riscv-isa-sim.git] / riscv / insns / amoadd_d.h
1 require_xpr64;
2 reg_t v = MMU.load_uint64(RS1);
3 MMU.store_uint64(RS1, RS2 + v);
4 WRITE_RD(v);