add more interfaces
[libreriscv.git] / shakti / m_class.mdwn
1 # Shakti M-Class Libre SoC
2
3 This SoC is a propsed libre design that draws in expertise from mass-volume
4 SoCs of the past six years and beyond, and is being designed to cover just
5 as wide a range of target embedded / low-power / industrial markets as those
6 SoCs. Pincount is to be kept low in order to reduce cost as well as increase
7 yields.
8
9 * See <http://rise.cse.iitm.ac.in/shakti.html> M-Class for top-level
10 * See [[pinouts]] for auto-generated table of pinouts (including mux)
11 * See [[peripheralschematics]] for example Reference Layouts
12 * See [[ramanalysis]] for a comprehensive analysis of why DDR3 is to be used.
13
14 ## Rough specification.
15
16 Quad-core 28nm RISC-V 64-bit (RISCV64GC core with Vector SIMD Media / 3D
17 extensions), 300-pin 15x15mm BGA 0.8mm pitch, 32-bit DDR3/DDR3L/LPDDR3
18 memory interface and libre / open interfaces and accelerated hardware
19 functions suitable for the higher-end, low-power, embedded, industrial
20 and mobile space.
21
22 A 0.8mm pitch BGA allows relatively large (low-cost) VIA drill sizes
23 to be used (8-10mil) and 4-5mil tracks with 4mil clearance. For
24 details see
25 <http://processors.wiki.ti.com/index.php/General_hardware_design/BGA_PCB_design>
26
27 ## Targetting full Libre Licensing to the bedrock.
28
29 The only barrier to being able to replicate the masks from scratch
30 is the proprietary cells (e.g. memory cells) designed by the Foundries:
31 there is a potential long-term strategy in place to deal with that issue.
32
33 The only proprietary interface utilised in the entire SoC is the DDR3
34 PHY plus Controller, which will be replaced in a future revision, making
35 the entire SoC exclusively designed and made from fully libre-licensed
36 BSD and LGPL openly and freely accessible VLSI and VHDL source.
37
38 In addition, no proprietary firmware whatsoever will be required to
39 operate or boot the device right from the bedrock: the entire software
40 stack will also be libre-licensed (even for programming the initial
41 proprietary DDR3 PHY+Controller)
42
43 # Inspiration from several sources
44
45 The design of this SoC is drawn from at least the following SoCs, which
46 have significant multiplexing for pinouts, reducing pincount whilst at
47 the same time permitting the SoC to be utilised across a very wide range
48 of markets:
49
50 * A10/A20 EVB <http://hands.com/~lkcl/eoma/A10-EVB-V1-2-20110726.pdf>
51 * RK3288 T-Firefly <http://www.t-firefly.com/download/firefly-rk3288/hardware/FR_RK3288_0930.pdf>
52 * Ingenic JZ4760B <ftp://ftp.ingenic.cn/SOC/JZ4760B/JZ4760B_DS_REVISION.PDF>
53 LEPUS Board <ftp://ftp.ingenic.cn/DevSupport/Hardware/RD4760B_LEPUS/RD4760B_LEPUS_V1.3.2.PDF>
54 * GPL-violating CT-PC89e <http://hands.com/~lkcl/seatron/>,
55 and <http://lkcl.net/arm_systems/CT-PC89E/> this was an 8.9in netbook
56 weighing only 0.72kg and having a 3 HOUR battery life on a single 2100mAh
57 cell, its casework alone inspired a decade of copycat china clone
58 netbooks as it was slowly morphed from its original 8.9in up to (currently)
59 an 11in form-factor almost a decade later in 2017.
60 * A64 Reference Designs for example this: <http://linux-sunxi.org/images/3/32/Banana_pi_BPI-M64-V1_1-Release_201609.pdf>
61
62 TI Boards such as the BeagleXXXX Series, or the Freescale iMX6
63 WandBoard etc., are, whilst interesting, have a different kind of focus
64 and "feel" about them, as they are typically designed by Western firms
65 with less access or knowledge of the kinds of low-cost tricks deployed
66 to ingenious and successful effect by Chinese Design Houses. Not only
67 that but they typically know the best components to buy. Western-designed
68 PCBs typically source exclusively from Digikey, AVNet, Mouser etc. and
69 the prices are often two to **TEN** times more costly as a result.
70
71 The TI and Freescale (now NXP) series SoCs themselves are also just as
72 interesting to study, but again have a subtly different focus: cost of
73 manufacture of PCBs utilising them not being one of those primary focii.
74 Freescale's iMX6 is well-known for its awesome intended lifespan and support:
75 **ninteen** years. That does however have some unintended knock-on effects
76 on its pricing.
77
78 Instead, the primary input is taken from Chinese-designed SoCs, where cost
79 and ease of production, manufacturing and design of a PCB using the planned
80 SoC, as well as support for high-volume mass-produced peripherals is
81 firmly a priority focus.
82
83 # Target Markets
84
85 * EOMA68 Computer Card form-factor (general-purpose, eco-conscious)
86 * Smartphone / Tablet (basically the same thing, different LCD/CTP size)
87 * Low-end (ChromeOS style) laptop
88 * Industrial uses when augmented by a suitable MCU (for ADC/DAC/CAN etc.)
89
90 ## Common Peripherals to majority of target markets
91
92 * SPI or 8080 or RGB/TTL or LVDS LCD display. SPI: 320x240. LVDS: 1440x900.
93 * LCD Backlight, requires GPIO power-control plus PWM for brightness control
94 * USB-OTG Port (OTG-Host, OTG Client, Charging capability)
95 * Baseband Modem (GSM / GPRS / 3G / LTE) requiring USB, UART, and PCM audio
96 * Bluetooth, requires either full UART or SD/MMC or USB, plus control GPIO
97 * WIFI, requires either USB (but with power penalties) or better SD/MMC
98 * SD/MMC for external MicroSD
99 * SD/MMC for on-PCB eMMC (care needed on power/boot sequence)
100 * NAND Flash (not recommended), requires 8080/ATI-style Bus with dedicated CS#
101 * Optional 4-wire SPI NAND/NOR for boot (XIP - Execute In-place - recommended).
102 * Audio over I2S (5-pin: 4 for output, 1 for input), fall-back to USB Audio
103 * Some additional SPI peripherals, e.g. connection to low-power MCU.
104 * GPIO (EINT-capable, with wakeup) for buttons, power, volume etc.
105 * Camera(s) either by CSI-1 (parallel CSI) or better by USB
106 * I2C sensors: accelerometer, compass, etc. Each requires EINT and RST GPIO.
107 * Capacitive Touchpanel (I2C and also requiring EINT and RST GPIO)
108 * Real-time Clock (usually an I2C device but may be on-board a support MCU)
109
110 ## Peripherals unique to laptop market
111
112 * Keyboard (USB or keyboard-matrix managed by MCU)
113 * USB, I2C or SPI Mouse-trackpad (plus button GPIO, EINT capable)
114
115 ## Peripherals common to laptop and Industrial Market
116
117 * Ethernet (RGMII or better 8080-style XT/AT/ATI MCU bus)
118
119 ## Augmentation by an embedded MCU
120
121 Some functions, particularly analog, are particularly tricky to implement
122 in an early SoC. In addition, CAN is still patented. For unusual, patented
123 or analog functionality such as CAN, RTC, ADC, DAC, SPDIF, One-wire Bus
124 and so on it is easier and simpler to deploy an ultra-low-cost low-speed
125 companion Micro-Controller such as the crystal-less STMS8003 ($0.24) or
126 the crystal-less STM32F072 or other suitable MCU, depending on requirements.
127 For high-speed interconnect it may be wired up as an SPI device, and for
128 lower-speed communication UART would be the simplest and easiest means of
129 two-way communication.
130
131 This technique can be deployed in all scenarios (phone, tablet, laptop,
132 industrial), and is an extremely low-cost way of getting RTC functionality
133 for example. The cost of, for example, dedicated I2C sensors that provide
134 RTC functionality, or ADC or DAC or "Digipot", are actually incredibly
135 high, relatively speaking. Some very simple software and a general-purpose
136 MCU does the exact same job. In particularly cost-sensitive applications,
137 DAC may be substituted by a PWM, an RC circuit, and an optional feedback
138 loop into an ADC pin to monitor situations where changing load on the RC
139 circuit alters the output voltage. All done entirely in the MCU's software.
140
141 An MCU may even be used to emulate SPI "XIP" (Execute in-place) NAND
142 memory, such that there is no longer a need to deploy a dedicated SPI
143 NOR bootloader IC (which are really quite expensive). By emulating
144 an SPI XIP device the SoC may boot from the NAND Flash storage built-in
145 to the embedded MCU, or may even feed the SoC data from a USB-OTG
146 or other interface. This makes for an extremely flexible bootloader
147 capability, without the need for totally redoing the SoC masks just to
148 add extra BOOTROM functions.
149
150 ## Common Internal (on-board) acceleration and hardware functions
151
152 * 2D accelerated display
153 * 3D accelerated graphics
154 * Video encode / decode
155 * Image encode / decode
156 * Crypto functions (SHA, Rijndael, DES, etc., Diffie-Hellman, RSA)
157 * Cryptographically-secure PRNG (hard to get right)
158
159 ### 2D acceleration
160
161 The ORSOC GPU contains basic primitives for 2D: rectangles, sprites,
162 image acceleration, scalable fonts, and Z-buffering and much more.
163
164 <https://opencores.org/project,orsoc_graphics_accelerator>
165
166 ### 3D acceleration
167
168 * MIAOW: ATI-compatible shader engine <http://miaowgpu.org/>
169 * ORSOC GPU contains some primitives that can be used
170 * SIMD RISC-V extensions can obviate the need for a "full" separate GPU
171
172 ### Video encode / decode
173
174 * video primitives <https://opencores.org/project,video_systems>
175 * MPEG decoder <https://opencores.org/project,mpeg2fpga>
176 * Google make free VP8 and VP9 hard macros available for production use only
177
178 ### Image encode / decode
179
180 partially covered by the ORSOC GPU
181
182 ### Crypto functions
183
184 TBD
185
186 ### Cryptographically-secure PRNG
187
188 TBD
189
190 # Proposed Interfaces
191
192 * RGB/TTL up to 1440x900 @ 60fps, 24-bit colour
193 * 2x 1-lane SPI
194 * 1x 4-lane (quad) SPI
195 * 4x SD/MMC (1x 1/2/4/8-bit, 3x 1/2/4-bit)
196 * 2x full UART incl. CTS/RTS
197 * 3x UART (TX/RX only)
198 * 3x [[I2C]] (in case of address clashes between peripherals)
199 * 8080-style AT/XT/ATI MCU Bus Interface, with multiple (8x CS#) lines
200 * 3x PWM-capable GPIO
201 * 32x EINT-cable GPIO with full edge-triggered and low/high IRQ capability
202 * 1x [[I2S]] audio with 4-wire output and 1-wire input.
203 * 3x USB2 (ULPI for reduced pincount) each capable of USB-OTG support
204 * DDR3/DDR3L/LPDDR3 32-bit-wide memory controller
205
206 Some interfaces at:
207
208 * <https://github.com/sifive/sifive-blocks/tree/master/src/main/scala/devices/>
209 includes GPIO, SPI, UART, JTAG, I2C, PinCtrl, UART and PWM. Also included
210 is a Watchdog Timer and others.
211 * <https://github.com/sifive/freedom/blob/master/src/main/scala/everywhere/e300artydevkit/Platform.scala>
212 Pinmux ("IOF") for multiplexing several I/O functions onto a single pin
213
214 List of Interfaces:
215
216 * [[I2C]]
217 * [[I2S]]
218 * [[FlexBus]]
219 * LCD / RGB/TTL [[RGBTTL]]
220 * [[SPI]]
221 * SD/MMC and eMMC [[sdmmc]]
222 * Pin Multiplexing [[pinmux]]
223 * Gigabit Ethernet [[RGMII]]
224
225 List of Internal Interfaces:
226
227 * [[AXI]]
228 * [[wishbone]]
229
230 # Items requiring clarification, or proposals TBD
231
232 ## Core Voltage Domains from the PMIC
233
234 See [[peripheralschematics]] - what default (start-up) voltage can the
235 core of the proposed 28nm SoC cope with for short durations? The AXP209
236 PMIC defaults to a 1.25v CPU core voltage, and 1.2v for the logic. It
237 can be changed by the SoC by communicating over I2C but the start-up
238 voltage of the PMIC may not be changed. What is the maximum voltage
239 that the SoC can run at, for short durations at a greatly-reduced clock rate?
240
241 ## 3.3v tolerance
242
243 Can the GPIO be made at least 3.3v tolerant?
244
245 ## Shakti Flexbus implementation: 32-bit word-aligned access
246
247 The FlexBus implementation may only make accesses onto the back-end
248 AXI bus on 32-bit word-aligned boundaries. How this affects FlexBus
249 memory accesses (read and write) on 8-bit and 16-bit boundaries is
250 yet to be determined. It is particularly relevant e.g. for 24-bit
251 pixel accesses on 8080 (MCU) style LCD controllers that have their
252 own on-board SRAM.
253
254 ## Confirmation of GPIO Power Domains
255
256 The proposed plan is to stick with a fixed 1.8v GPIO level across all
257 GPIO banks. However as outlined in the section above, this has some
258 distinct disadvantages, particularly for e.g. SRAM access over FlexBus:
259 that would often require a 50-way bi-directional level-shifter Bus IC,
260 with over 100 pins!
261
262 ## Proposal / Concept to include "Minion Cores" on a 7-way pinmux
263
264 The lowRISC team first came up with the idea, instead of having a pinmux,
265 to effectively bit-bang pretty much all GPIO using **multiple** 32-bit
266 RISC-V non-SMP integer-only cores each with a tiny instruction and data
267 cache (or, simpler, access to their own independent on-die SRAM).
268 The reasoning behind this is: if it's a dedicated core, it's not really
269 bit-banging any more. The technique is very commonly deployed, typically
270 using an 8051 MCU engine, as it means that a mass-produced peripheral may
271 be firmware-updated in the field for example if a Standard has unanticipated
272 flaws or otherwise requires updating.
273
274 The proposal here is to add four extra pin-mux selectors (an extra bit
275 to what is currently a 2-bit mux per pin), and for each GPIO bank to map to
276 one of four such ultra-small "Minion Cores". For each pin, Pin-mux 4 would
277 select the first Minion core, Pin-mux 5 would select the second and so on.
278 The sizes of the GPIO banks are as follows:
279
280 * Bank A: 16
281 * Bank B: 28
282 * Bank C: 24
283 * Bank D: 24
284 * Bank E: 24
285 * Bank F: 10
286
287 Therefore, it is proposed that each Minion Core have 28 EINT-capable
288 GPIOs, and that all but Bank A and F map their GPIO number (minus the
289 Bank Designation letter) direct to the Minion Core GPIOs. For Banks
290 A and F, the numbering is proposed to be concatenated, so that A0 through
291 A15 maps to a Minion Core's GPIO 0 to 15, and F0 to F10 map to a Minion
292 Core's GPIO 16 to 25 (another alternative idea would be to split Banks
293 A and F to complete B through E, taking them up to 32 I/O per Minion core).
294
295 With careful selection from different banks it should be possible to map
296 unused spare pins to a complete, contiguous, sequential set of any given
297 Minion Core, such that the Minion Core could then bit-bang anything up to
298 a 28-bit-wide Bus. Theoretically this could make up a second RGB/TTL
299 LCD interface with up to 24 bits per pixel.
300
301 For low-speed interfaces, particularly those with an independent clock
302 that the interface takes into account that the clock changes on a different
303 time-cycle from the data, this should work perfectly fine. Whether the
304 idea is practical for higher-speed interfaces or or not will critically
305 depend on whether the Minion Core can do mask-spread atomic
306 reads/writes from a register to/from memory-addressed GPIO or not,
307 and faster I/O streams will almost certainly require some form of
308 serialiser/de-serialiser hardware-assist, and definitely each their
309 own DMA Engine.
310
311 If the idea proves successful it would be extremely nice to have a
312 future version that has direct access to generic LVDS lines, plus
313 S8/10 ECC hardware-assist engines. If the voltage may be set externally
314 and accurate PLL clock timing provided, it may become possible to bit-bang
315 and software-emulate high-speed interfaces such as SATA, HDMI, PCIe and
316 many more.
317
318 # Research (to investigate)
319
320 * <https://level42.ca/projects/ultra64/Documentation/man/pro-man/pro25/index25.1.html>
321 * <http://n64devkit.square7.ch/qa/graphics/ucode.htm>
322 * <https://dac.com/media-center/exhibitor-news/synopsys%E2%80%99-designware-universal-ddr-memory-controller-delivers-30-percent> 110nm DDR3 PHY
323 [[!tag cpus]]
324