add cond-code retrofit
[libreriscv.git] / simple_v_extension.mdwn
1 # Variable-width Variable-packed SIMD / Simple-V / Parallelism Extension Proposal
2
3 [[!toc ]]
4
5 This proposal exists so as to be able to satisfy several disparate
6 requirements: power-conscious, area-conscious, and performance-conscious
7 designs all pull an ISA and its implementation in different conflicting
8 directions, as do the specific intended uses for any given implementation.
9
10 Additionally, the existing P (SIMD) proposal and the V (Vector) proposals,
11 whilst each extremely powerful in their own right and clearly desirable,
12 are also:
13
14 * Clearly independent in their origins (Cray and AndeStar v3 respectively)
15 so need work to adapt to the RISC-V ethos and paradigm
16 * Are sufficiently large so as to make adoption (and exploration for
17 analysis and review purposes) prohibitively expensive
18 * Both contain partial duplication of pre-existing RISC-V instructions
19 (an undesirable characteristic)
20 * Both have independent and disparate methods for introducing parallelism
21 at the instruction level.
22 * Both require that their respective parallelism paradigm be implemented
23 along-side and integral to their respective functionality *or not at all*.
24 * Both independently have methods for introducing parallelism that
25 could, if separated, benefit
26 *other areas of RISC-V not just DSP or Floating-point respectively*.
27
28 Therefore it makes a huge amount of sense to have a means and method
29 of introducing instruction parallelism in a flexible way that provides
30 implementors with the option to choose exactly where they wish to offer
31 performance improvements and where they wish to optimise for power
32 and/or area (and if that can be offered even on a per-operation basis that
33 would provide even more flexibility).
34
35 Additionally it makes sense to *split out* the parallelism inherent within
36 each of P and V, and to see if each of P and V then, in *combination* with
37 a "best-of-both" parallelism extension, could be added on *on top* of
38 this proposal, to topologically provide the exact same functionality of
39 each of P and V.
40
41 Furthermore, an additional goal of this proposal is to reduce the number
42 of opcodes utilised by each of P and V as they currently stand, leveraging
43 existing RISC-V opcodes where possible, and also potentially allowing
44 P and V to make use of Compressed Instructions as a result.
45
46 **TODO**: reword this to better suit this document:
47
48 Having looked at both P and V as they stand, they're _both_ very much
49 "separate engines" that, despite both their respective merits and
50 extremely powerful features, don't really cleanly fit into the RV design
51 ethos (or the flexible extensibility) and, as such, are both in danger
52 of not being widely adopted. I'm inclined towards recommending:
53
54 * splitting out the DSP aspects of P-SIMD to create a single-issue DSP
55 * splitting out the polymorphism, esoteric data types (GF, complex
56 numbers) and unusual operations of V to create a single-issue "Esoteric
57 Floating-Point" extension
58 * splitting out the loop-aspects, vector aspects and data-width aspects
59 of both P and V to a *new* "P-SIMD / Simple-V" and requiring that they
60 apply across *all* Extensions, whether those be DSP, M, Base, V, P -
61 everything.
62
63 **TODO**: propose overflow registers be actually one of the integer regs
64 (flowing to multiple regs).
65
66 **TODO**: propose "mask" (predication) registers likewise. combination with
67 standard RV instructions and overflow registers extremely powerful
68
69 ## CSRs marking registers as Vector
70
71 A 32-bit CSR would be needed (1 bit per integer register) to indicate
72 whether a register was, if referred to, implicitly to be treated as
73 a vector.
74
75 A second 32-bit CSR would be needed (1 bit per floating-point register)
76 to indicate whether a floating-point register was to be treated as a
77 vector.
78
79 In this way any standard (current or future) operation involving
80 register operands may detect if the operation is to be vector-vector,
81 vector-scalar or scalar-scalar (standard) simply through a single
82 bit test.
83
84 ## CSR vector-length and CSR SIMD packed-bitwidth
85
86 **TODO** analyse each of these:
87
88 * splitting out the loop-aspects, vector aspects and data-width aspects
89 * integer reg 0 *and* fp reg0 share CSR vlen 0 *and* CSR packed-bitwidth 0
90 * integer reg 1 *and* fp reg1 share CSR vlen 1 *and* CSR packed-bitwidth 1
91 * ....
92 * .... 
93
94 instead:
95
96 * CSR vlen 0 *and* CSR packed-bitwidth 0 register contain extra bits
97 specifying an *INDEX* of WHICH int/fp register they refer to
98 * CSR vlen 1 *and* CSR packed-bitwidth 1 register contain extra bits
99 specifying an *INDEX* of WHICH int/fp register they refer to
100 * ...
101 * ...
102
103 Have to be very *very* careful about not implementing too few of those
104 (or too many). Assess implementation impact on decode latency. Is it
105 worth it?
106
107 Implementation of the latter:
108
109 Operation involving (referring to) register M:
110
111 > bitwidth = default # default for opcode?
112 > vectorlen = 1 # scalar
113 >
114 > for (o = 0, o < 2, o++)
115 >   if (CSR-Vector_registernum[o] == M)
116 >       bitwidth = CSR-Vector_bitwidth[o]
117 >       vectorlen = CSR-Vector_len[o]
118 >       break
119
120 and for the former it would simply be:
121
122 > bitwidth = CSR-Vector_bitwidth[M]
123 > vectorlen = CSR-Vector_len[M]
124
125 Alternatives:
126
127 * One single "global" vector-length CSR
128
129 ## Stride
130
131 **TODO**: propose two LOAD/STORE offset CSRs, which mark a particular
132 register as being "if you use this reg in LOAD/STORE, use the offset
133 amount CSRoffsN (N=0,1) instead of treating LOAD/STORE as contiguous".
134 can be used for matrix spanning.
135
136 > For LOAD/STORE, could a better option be to interpret the offset in the
137 > opcode as a stride instead, so "LOAD t3, 12(t2)" would, if t3 is
138 > configured as a length-4 vector base, result in t3 = *t2, t4 = *(t2+12),
139 > t5 = *(t2+24), t6 = *(t2+32)?  Perhaps include a bit in the
140 > vector-control CSRs to select between offset-as-stride and unit-stride
141 > memory accesses?
142
143 So there would be an instruction like this:
144
145 | SETOFF | On=rN | OBank={float|int} | Smode={offs|unit} | OFFn=rM |
146 | opcode | 5 bit | 1 bit | 1 bit | 5 bit, OFFn=XLEN |
147
148
149 which would mean:
150
151 * CSR-Offset register n <= (float|int) register number N
152 * CSR-Offset Stride-mode = offset or unit
153 * CSR-Offset amount register n = contents of register M
154
155 LOAD rN, ldoffs(rM) would then be (assuming packed bit-width not set):
156
157 > offs = 0
158 > stride = 1
159 > vector-len = CSR-Vector-length register N
160 >
161 > for (o = 0, o < 2, o++)
162 > if (CSR-Offset register o == M)
163 > offs = CSR-Offset amount register o
164 > if CSR-Offset Stride-mode == offset:
165 > stride = ldoffs
166 > break
167 >
168 > for (i = 0, i < vector-len; i++)
169 > r[N+i] = mem[(offs*i + r[M+i])*stride]
170
171 # Analysis and discussion of Vector vs SIMD
172
173 There are four combined areas between the two proposals that help with
174 parallelism without over-burdening the ISA with a huge proliferation of
175 instructions:
176
177 * Fixed vs variable parallelism (fixed or variable "M" in SIMD)
178 * Implicit vs fixed instruction bit-width (integral to instruction or not)
179 * Implicit vs explicit type-conversion (compounded on bit-width)
180 * Implicit vs explicit inner loops.
181 * Masks / tagging (selecting/preventing certain indexed elements from execution)
182
183 The pros and cons of each are discussed and analysed below.
184
185 ## Fixed vs variable parallelism length
186
187 In David Patterson and Andrew Waterman's analysis of SIMD and Vector
188 ISAs, the analysis comes out clearly in favour of (effectively) variable
189 length SIMD. As SIMD is a fixed width, typically 4, 8 or in extreme cases
190 16 or 32 simultaneous operations, the setup, teardown and corner-cases of SIMD
191 are extremely burdensome except for applications whose requirements
192 *specifically* match the *precise and exact* depth of the SIMD engine.
193
194 Thus, SIMD, no matter what width is chosen, is never going to be acceptable
195 for general-purpose computation, and in the context of developing a
196 general-purpose ISA, is never going to satisfy 100 percent of implementors.
197
198 That basically leaves "variable-length vector" as the clear *general-purpose*
199 winner, at least in terms of greatly simplifying the instruction set,
200 reducing the number of instructions required for any given task, and thus
201 reducing power consumption for the same.
202
203 ## Implicit vs fixed instruction bit-width
204
205 SIMD again has a severe disadvantage here, over Vector: huge proliferation
206 of specialist instructions that target 8-bit, 16-bit, 32-bit, 64-bit, and
207 have to then have operations *for each and between each*. It gets very
208 messy, very quickly.
209
210 The V-Extension on the other hand proposes to set the bit-width of
211 future instructions on a per-register basis, such that subsequent instructions
212 involving that register are *implicitly* of that particular bit-width until
213 otherwise changed or reset.
214
215 This has some extremely useful properties, without being particularly
216 burdensome to implementations, given that instruction decode already has
217 to direct the operation to a correctly-sized width ALU engine, anyway.
218
219 Not least: in places where an ISA was previously constrained (due for
220 whatever reason, including limitations of the available operand spcace),
221 implicit bit-width allows the meaning of certain operations to be
222 type-overloaded *without* pollution or alteration of frozen and immutable
223 instructions, in a fully backwards-compatible fashion.
224
225 ## Implicit and explicit type-conversion
226
227 The Draft 2.3 V-extension proposal has (deprecated) polymorphism to help
228 deal with over-population of instructions, such that type-casting from
229 integer (and floating point) of various sizes is automatically inferred
230 due to "type tagging" that is set with a special instruction. A register
231 will be *specifically* marked as "16-bit Floating-Point" and, if added
232 to an operand that is specifically tagged as "32-bit Integer" an implicit
233 type-conversion will take placce *without* requiring that type-conversion
234 to be explicitly done with its own separate instruction.
235
236 However, implicit type-conversion is not only quite burdensome to
237 implement (explosion of inferred type-to-type conversion) but also is
238 never really going to be complete. It gets even worse when bit-widths
239 also have to be taken into consideration.
240
241 Overall, type-conversion is generally best to leave to explicit
242 type-conversion instructions, or in definite specific use-cases left to
243 be part of an actual instruction (DSP or FP)
244
245 ## Zero-overhead loops vs explicit loops
246
247 The initial Draft P-SIMD Proposal by Chuanhua Chang of Andes Technology
248 contains an extremely interesting feature: zero-overhead loops. This
249 proposal would basically allow an inner loop of instructions to be
250 repeated indefinitely, a fixed number of times.
251
252 Its specific advantage over explicit loops is that the pipeline in a
253 DSP can potentially be kept completely full *even in an in-order
254 implementation*. Normally, it requires a superscalar architecture and
255 out-of-order execution capabilities to "pre-process" instructions in order
256 to keep ALU pipelines 100% occupied.
257
258 This very simple proposal offers a way to increase pipeline activity in the
259 one key area which really matters: the inner loop.
260
261 ## Mask and Tagging (Predication)
262
263 Tagging (aka Masks aka Predication) is a pseudo-method of implementing
264 simplistic branching in a parallel fashion, by allowing execution on
265 elements of a vector to be switched on or off depending on the results
266 of prior operations in the same array position.
267
268 The reason for considering this is simple: by *definition* it
269 is not possible to perform individual parallel branches in a SIMD
270 (Single-Instruction, **Multiple**-Data) context. Branches (modifying
271 of the Program Counter) will result in *all* parallel data having
272 a different instruction executed on it: that's just the definition of
273 SIMD, and it is simply unavoidable.
274
275 So these are the ways in which conditional execution may be implemented:
276
277 * explicit compare and branch: BNE x, y -> offs would jump offs
278 instructions if x was not equal to y
279 * explicit store of tag condition: CMP x, y -> tagbit
280 * implicit (condition-code) ADD results in a carry, carry bit implicitly
281 (or sometimes explicitly) goes into a "tag" (mask) register
282
283 The first of these is a "normal" branch method, which is flat-out impossible
284 to parallelise without look-ahead and effectively rewriting instructions.
285 This would defeat the purpose of RISC.
286
287 The latter two are where parallelism becomes easy to do without complexity:
288 every operation is modified to be "conditionally executed" (in an explicit
289 way directly in the instruction format *or* implicitly).
290
291 RVV (Vector-Extension) proposes to have *explicit* storing of the compare
292 in a tag/mask register, and to *explicitly* have every vector operation
293 *require* that its operation be "predicated" on the bits within an
294 explicitly-named tag/mask register.
295
296 SIMD (P-Extension) has not yet published precise documentation on what its
297 schema is to be: there is however verbal indication at the time of writing
298 that:
299
300 > The "compare" instructions in the DSP/SIMD ISA proposed by Andes will
301 > be executed using the same compare ALU logic for the base ISA with some
302 > minor modifications to handle smaller data types. The function will not
303 > be duplicated.
304
305 This is an *implicit* form of predication as the base RV ISA does not have
306 condition-codes or predication. By adding a CSR it becomes possible
307 to also tag certain registers as "predicated if referenced as a destination".
308 Example:
309
310 > # in future operations if r0 is the destination use r5 as
311 > # the PREDICATION register
312 > IMPLICICSRPREDICATE r0, r5
313 > # store the compares in r5 as the PREDICATION register
314 > CMPEQ8 r5, r1, r2
315 > # r0 is used here. ah ha! that means it's predicated using r5!
316 > ADD8 r0, r1, r3
317
318 With enough registers (and there are enough registers) some fairly
319 complex predication can be set up and yet still execute without significant
320 stalling, even in a simple non-superscalar architecture.
321
322 ### Retro-fitting Predication into branch-explicit ISA
323
324 One of the goals of this parallelism proposal is to avoid instruction
325 duplication. However, with the base ISA having been designed explictly
326 to *avoid* condition-codes entirely, shoe-horning predication into it
327 bcomes quite challenging.
328
329 However what if all branch instructions, if referencing a vectorised
330 register, were instead given *completely new analogous meanings* that
331 resulted in a parallel bit-wise predication register being set? This
332 would have to be done for both C.BEQZ and C.BNEZ, as well as BEQ, BNE,
333 BLT and BGE.
334
335 We might imagine that FEQ, FLT and FLT would also need to be converted,
336 however these are effectively *already* in the precise form needed and
337 do not need to be converted *at all*! The difference is that FEQ, FLT
338 and FLE *specifically* write a 1 to an integer register if the condition
339 holds, and 0 if not. All that needs to be done here is to say, "if
340 the integer register is tagged with a bit that says it is a predication
341 register, the **bit** in the integer register is set based on the
342 current vector index" instead.
343
344 There is, in the standard Conditional Branch instruction, more than
345 adequate space to interpret it in a similar fashion:
346
347 [[!table data="""
348 31 |30 ..... 25 |24 ... 20 | 19 ... 15 | 14 ...... 12 | 11 ....... 8 | 7 | 6 ....... 0 |
349 imm[12] | imm[10:5] | rs2 | rs1 | funct3 | imm[4:1] | imm[11] | opcode |
350 1 | 6 | 5 | 5 | 3 | 4 | 1 | 7 |
351 offset[12,10:5] || src2 | src1 | BEQ | offset[11,4:1] || BRANCH |
352 """]]
353
354 This would become:
355
356 [[!table data="""
357 31 |30 ..... 25 |24 ... 20 | 19 ... 15 | 14 ...... 12 | 11 ....... 8 | 7 | 6 ....... 0 |
358 imm[12] | imm[10:5] | rs2 | rs1 | funct3 | imm[4:1] | imm[11] | opcode |
359 1 | 6 | 5 | 5 | 3 | 4 | 1 | 7 |
360 reserved || src2 | src1 | BEQ | predicate rs3 || BRANCH |
361 """]]
362
363 ## Conclusions
364
365 In the above sections the five different ways where parallel instruction
366 execution has closely and loosely inter-related implications for the ISA and
367 for implementors, were outlined. The pluses and minuses came out as
368 follows:
369
370 * Fixed vs variable parallelism: <b>variable</b>
371 * Implicit (indirect) vs fixed (integral) instruction bit-width: <b>indirect</b>
372 * Implicit vs explicit type-conversion: <b>explicit</b>
373 * Implicit vs explicit inner loops: <b>implicit</b>
374 * Tag or no-tag: <b>Complex and needs further thought</b>
375
376 In particular: variable-length vectors came out on top because of the
377 high setup, teardown and corner-cases associated with the fixed width
378 of SIMD. Implicit bit-width helps to extend the ISA to escape from
379 former limitations and restrictions (in a backwards-compatible fashion),
380 and implicit (zero-overhead) loops provide a means to keep pipelines
381 potentially 100% occupied *without* requiring a super-scalar or out-of-order
382 architecture.
383
384 Constructing a SIMD/Simple-Vector proposal based around even only these four
385 (five?) requirements would therefore seem to be a logical thing to do.
386
387 # Instruction Format
388
389 **TODO** *basically borrow from both P and V, which should be quite simple
390 to do, with the exception of Tag/no-tag, which needs a bit more
391 thought. V's Section 17.19 of Draft V2.3 spec is reminiscent of B's BGS
392 gather-scatterer, and, if implemented, could actually be a really useful
393 way to span 8-bit up to 64-bit groups of data, where BGS as it stands
394 and described by Clifford does **bits** of up to 16 width. Lots to
395 look at and investigate!*
396
397 # Note on implementation of parallelism
398
399 One extremely important aspect of this proposal is to respect and support
400 implementors desire to focus on power, area or performance. In that regard,
401 it is proposed that implementors be free to choose whether to implement
402 the Vector (or variable-width SIMD) parallelism as sequential operations
403 with a single ALU, fully parallel (if practical) with multiple ALUs, or
404 a hybrid combination of both.
405
406 In Broadcom's Videocore-IV, they chose hybrid, and called it "Virtual
407 Parallelism". They achieve a 16-way SIMD at an **instruction** level
408 by providing a combination of a 4-way parallel ALU *and* an externally
409 transparent loop that feeds 4 sequential sets of data into each of the
410 4 ALUs.
411
412 Also in the same core, it is worth noting that particularly uncommon
413 but essential operations (Reciprocal-Square-Root for example) are
414 *not* part of the 4-way parallel ALU but instead have a *single* ALU.
415 Under the proposed Vector (varible-width SIMD) implementors would
416 be free to do precisely that: i.e. free to choose *on a per operation
417 basis* whether and how much "Virtual Parallelism" to deploy.
418
419 It is absolutely critical to note that it is proposed that such choices MUST
420 be **entirely transparent** to the end-user and the compiler. Whilst
421 a Vector (varible-width SIM) may not precisely match the width of the
422 parallelism within the implementation, the end-user **should not care**
423 and in this way the performance benefits are gained but the ISA remains
424 straightforward. All that happens at the end of an instruction run is: some
425 parallel units (if there are any) would remain offline, completely
426 transparently to the ISA, the program, and the compiler.
427
428 The "SIMD considered harmful" trap of having huge complexity and extra
429 instructions to deal with corner-cases is thus avoided, and implementors
430 get to choose precisely where to focus and target the benefits of their
431 implementation efforts, without "extra baggage".
432
433 # V-Extension to Simple-V Comparative Analysis
434
435 This section covers the ways in which Simple-V is comparable
436 to, or more flexible than, V-Extension (V2.3-draft). Also covered is
437 one major weak-point (register files are fixed size, where V is
438 arbitrary length), and how best to deal with that, should V be adapted
439 to be on top of Simple-V.
440
441 The first stages of this section go over each of the sections of V2.3-draft V
442 where appropriate
443
444 ## 17.3 Shape Encoding
445
446 Simple-V's proposed means of expressing whether a register (from the
447 standard integer or the standard floating-point file) is a scalar or
448 a vector is to simply set the vector length to 1. The instruction
449 would however have to specify which register file (integer or FP) that
450 the vector-length was to be applied to.
451
452 Extended shapes (2-D etc) would not be part of Simple-V at all.
453
454 ## 17.4 Representation Encoding
455
456 Simple-V would not have representation-encoding. This is part of
457 polymorphism, which is considered too complex to implement (TODO: confirm?)
458
459 ## 17.5 Element Bitwidth
460
461 This is directly equivalent to Simple-V's "Packed", and implies that
462 integer (or floating-point) are divided down into vector-indexable
463 chunks of size Bitwidth.
464
465 In this way it becomes possible to have ADD effectively and implicitly
466 turn into ADDb (8-bit add), ADDw (16-bit add) and so on, and where
467 vector-length has been set to greater than 1, it becomes a "Packed"
468 (SIMD) instruction.
469
470 It remains to be decided what should be done when RV32 / RV64 ADD (sized)
471 opcodes are used. One useful idea would be, on an RV64 system where
472 a 32-bit-sized ADD was performed, to simply use the least significant
473 32-bits of the register (exactly as is currently done) but at the same
474 time to *respect the packed bitwidth as well*.
475
476 The extended encoding (Table 17.6) would not be part of Simple-V.
477
478 ## 17.6 Base Vector Extension Supported Types
479
480 TODO: analyse. probably exactly the same.
481
482 ## 17.7 Maximum Vector Element Width
483
484 No equivalent in Simple-V
485
486 ## 17.8 Vector Configuration Registers
487
488 TODO: analyse.
489
490 ## 17.9 Legal Vector Unit Configurations
491
492 TODO: analyse
493
494 ## 17.10 Vector Unit CSRs
495
496 TODO: analyse
497
498 > Ok so this is an aspect of Simple-V that I hadn't thought through,
499 > yet (proposal / idea only a few days old!).  in V2.3-Draft ISA Section
500 > 17.10 the CSRs are listed.  I note that there's some general-purpose
501 > CSRs (including a global/active vector-length) and 16 vcfgN CSRs.  i
502 > don't precisely know what those are for.
503
504 >  In the Simple-V proposal, *every* register in both the integer
505 > register-file *and* the floating-point register-file would have at
506 > least a 2-bit "data-width" CSR and probably something like an 8-bit
507 > "vector-length" CSR (less in RV32E, by exactly one bit).
508
509 >  What I *don't* know is whether that would be considered perfectly
510 > reasonable or completely insane.  If it turns out that the proposed
511 > Simple-V CSRs can indeed be stored in SRAM then I would imagine that
512 > adding somewhere in the region of 10 bits per register would be... okay? 
513 > I really don't honestly know.
514
515 >  Would these proposed 10-or-so-bit per-register Simple-V CSRs need to
516 > be multi-ported? No I don't believe they would.
517
518 ## 17.11 Maximum Vector Length (MVL)
519
520 Basically implicitly this is set to the maximum size of the register
521 file multiplied by the number of 8-bit packed ints that can fit into
522 a register (4 for RV32, 8 for RV64 and 16 for RV128).
523
524 ## !7.12 Vector Instruction Formats
525
526 No equivalent in Simple-V because *all* instructions of *all* Extensions
527 are implicitly parallelised (and packed).
528
529 ## 17.13 Polymorphic Vector Instructions
530
531 Polymorphism (implicit type-casting) is deliberately not supported
532 in Simple-V.
533
534 ## 17.14 Rapid Configuration Instructions
535
536 TODO: analyse if this is useful to have an equivalent in Simple-V
537
538 ## 17.15 Vector-Type-Change Instructions
539
540 TODO: analyse if this is useful to have an equivalent in Simple-V
541
542 ## 17.16 Vector Length
543
544 Has a direct corresponding equivalent.
545
546 ## 17.17 Predicated Execution
547
548 Predicated Execution is another name for "masking" or "tagging". Masked
549 (or tagged) implies that there is a bit field which is indexed, and each
550 bit associated with the corresponding indexed offset register within
551 the "Vector". If the tag / mask bit is 1, when a parallel operation is
552 issued, the indexed element of the vector has the operation carried out.
553 However if the tag / mask bit is *zero*, that particular indexed element
554 of the vector does *not* have the requested operation carried out.
555
556 In V2.3-draft V, there is a significant (not recommended) difference:
557 the zero-tagged elements are *set to zero*. This loses a *significant*
558 advantage of mask / tagging, particularly if the entire mask register
559 is itself a general-purpose register, as that general-purpose register
560 can be inverted, shifted, and'ed, or'ed and so on. In other words
561 it becomes possible, especially if Carry/Overflow from each vector
562 operation is also accessible, to do conditional (step-by-step) vector
563 operations including things like turn vectors into 1024-bit or greater
564 operands with very few instructions, by treating the "carry" from
565 one instruction as a way to do "Conditional add of 1 to the register
566 next door". If V2.3-draft V sets zero-tagged elements to zero, such
567 extremely powerful techniques are simply not possible.
568
569 It is noted that there is no mention of an equivalent to BEXT (element
570 skipping) which would be particularly fascinating and powerful to have.
571 In this mode, the "mask" would skip elements where its mask bit was zero
572 in either the source or the destination operand.
573
574 Lots to be discussed.
575
576 ## 17.18 Vector Load/Store Instructions
577
578 These may not have a direct equivalent in Simple-V, except if mask/tagging
579 is to be deployed.
580
581 To be discussed.
582
583 ## 17.19 Vector Register Gather
584
585 TODO
586
587 ## TODO, sort
588
589 > However, there are also several features that go beyond simply attaching VL
590 > to a scalar operation and are crucial to being able to vectorize a lot of
591 > code. To name a few:
592 > - Conditional execution (i.e., predicated operations)
593 > - Inter-lane data movement (e.g. SLIDE, SELECT)
594 > - Reductions (e.g., VADD with a scalar destination)
595
596 Ok so the Conditional and also the Reductions is one of the reasons
597 why as part of SimpleV / variable-SIMD / parallelism (gah gotta think
598 of a decent name) i proposed that it be implemented as "if you say r0
599 is to be a vector / SIMD that means operations actually take place on
600 r0,r1,r2... r(N-1)".
601
602 Consequently any parallel operation could be paused (or... more
603 specifically: vectors disabled by resetting it back to a default /
604 scalar / vector-length=1) yet the results would actually be in the
605 *main register file* (integer or float) and so anything that wasn't
606 possible to easily do in "simple" parallel terms could be done *out*
607 of parallel "mode" instead.
608
609 I do appreciate that the above does imply that there is a limit to the
610 length that SimpleV (whatever) can be parallelised, namely that you
611 run out of registers! my thought there was, "leave space for the main
612 V-Ext proposal to extend it to the length that V currently supports".
613 Honestly i had not thought through precisely how that would work.
614
615 Inter-lane (SELECT) i saw 17.19 in V2.3-Draft p117, I liked that,
616 it reminds me of the discussion with Clifford on bit-manipulation
617 (gather-scatter except not Bit Gather Scatter, *data* gather scatter): if
618 applied "globally and outside of V and P" SLIDE and SELECT might become
619 an extremely powerful way to do fast memory copy and reordering [2[.
620
621 However I haven't quite got my head round how that would work: i am
622 used to the concept of register "tags" (the modern term is "masks")
623 and i *think* if "masks" were applied to a Simple-V-enhanced LOAD /
624 STORE you would get the exact same thing as SELECT.
625
626 SLIDE you could do simply by setting say r0 vector-length to say 16
627 (meaning that if referred to in any operation it would be an implicit
628 parallel operation on *all* registers r0 through r15), and temporarily
629 set say.... r7 vector-length to say... 5. Do a LOAD on r7 and it would
630 implicitly mean "load from memory into r7 through r11". Then you go
631 back and do an operation on r0 and ta-daa, you're actually doing an
632 operation on a SLID {SLIDED?) vector.
633
634 The advantage of Simple-V (whatever) over V would be that you could
635 actually do *operations* in the middle of vectors (not just SLIDEs)
636 simply by (as above) setting r0 vector-length to 16 and r7 vector-length
637 to 5. There would be nothing preventing you from doing an ADD on r0
638 (which meant do an ADD on r0 through r15) followed *immediately in the
639 next instruction with no setup cost* a MUL on r7 (which actually meant
640 "do a parallel MUL on r7 through r11").
641
642 btw it's worth mentioning that you'd get scalar-vector and vector-scalar
643 implicitly by having one of the source register be vector-length 1
644 (the default) and one being N > 1. but without having special opcodes
645 to do it. i *believe* (or more like "logically infer or deduce" as
646 i haven't got access to the spec) that that would result in a further
647 opcode reduction when comparing [draft] V-Ext to [proposed] Simple-V.
648
649 Also, Reduction *might* be possible by specifying that the destination be
650 a scalar (vector-length=1) whilst the source be a vector. However... it
651 would be an awful lot of work to go through *every single instruction*
652 in *every* Extension, working out which ones could be parallelised (ADD,
653 MUL, XOR) and those that definitely could not (DIV, SUB). Is that worth
654 the effort? maybe. Would it result in huge complexity? probably.
655 Could an implementor just go "I ain't doing *that* as parallel!
656 let's make it virtual-parallelism (sequential reduction) instead"?
657 absolutely. So, now that I think it through, Simple-V (whatever)
658 covers Reduction as well. huh, that's a surprise.
659
660
661 > - Vector-length speculation (making it possible to vectorize some loops with
662 > unknown trip count) - I don't think this part of the proposal is written
663 > down yet.
664
665 Now that _is_ an interesting concept. A little scary, i imagine, with
666 the possibility of putting a processor into a hard infinite execution
667 loop... :)
668
669
670 > Also, note the vector ISA consumes relatively little opcode space (all the
671 > arithmetic fits in 7/8ths of a major opcode). This is mainly because data
672 > type and size is a function of runtime configuration, rather than of opcode.
673
674 yes. i love that aspect of V, i am a huge fan of polymorphism [1]
675 which is why i am keen to advocate that the same runtime principle be
676 extended to the rest of the RISC-V ISA [3]
677
678 Yikes that's a lot. I'm going to need to pull this into the wiki to
679 make sure it's not lost.
680
681 [1] inherent data type conversion: 25 years ago i designed a hypothetical
682 hyper-hyper-hyper-escape-code-sequencing ISA based around 2-bit
683 (escape-extended) opcodes and 2-bit (escape-extended) operands that
684 only required a fixed 8-bit instruction length. that relied heavily
685 on polymorphism and runtime size configurations as well. At the time
686 I thought it would have meant one HELL of a lot of CSRs... but then I
687 met RISC-V and was cured instantly of that delusion^Wmisapprehension :)
688
689 [2] Interestingly if you then also add in the other aspect of Simple-V
690 (the data-size, which is effectively functionally orthogonal / identical
691 to "Packed" of Packed-SIMD), masked and packed *and* vectored LOAD / STORE
692 operations become byte / half-word / word augmenters of B-Ext's proposed
693 "BGS" i.e. where B-Ext's BGS dealt with bits, masked-packed-vectored
694 LOAD / STORE would deal with 8 / 16 / 32 bits at a time. Where it
695 would get really REALLY interesting would be masked-packed-vectored
696 B-Ext BGS instructions. I can't even get my head fully round that,
697 which is a good sign that the combination would be *really* powerful :)
698
699 [3] ok sadly maybe not the polymorphism, it's too complicated and I
700 think would be much too hard for implementors to easily "slide in" to an
701 existing non-Simple-V implementation.  i say that despite really *really*
702 wanting IEEE 704 FP Half-precision to end up somewhere in RISC-V in some
703 fashion, for optimising 3D Graphics.  *sigh*.
704
705 ## TODO: analyse, auto-increment on unit-stride and constant-stride
706
707 so i thought about that for a day or so, and wondered if it would be
708 possible to propose a variant of zero-overhead loop that included
709 auto-incrementing the two address registers a2 and a3, as well as
710 providing a means to interact between the zero-overhead loop and the
711 vsetvl instruction. a sort-of pseudo-assembly of that would look like:
712
713 > # a2 to be auto-incremented by t0*4
714 > zero-overhead-set-auto-increment a2, t0, 4
715 > # a2 to be auto-incremented by t0*4
716 > zero-overhead-set-auto-increment a3, t0, 4
717 > zero-overhead-set-loop-terminator-condition a0 zero
718 > zero-overhead-set-start-end stripmine, stripmine+endoffset
719 > stripmine:
720 > vsetvl t0,a0
721 > vlw v0, a2
722 > vlw v1, a3
723 > vfma v1, a1, v0, v1
724 > vsw v1, a3
725 > sub a0, a0, t0
726 >stripmine+endoffset:
727
728 the question is: would something like this even be desirable? it's a
729 variant of auto-increment [1]. last time i saw any hint of auto-increment
730 register opcodes was in the 1980s... 68000 if i recall correctly... yep
731 see [1]
732
733 [1] http://fourier.eng.hmc.edu/e85_old/lectures/instruction/node6.html
734
735 Reply:
736
737 Another option for auto-increment is for vector-memory-access instructions
738 to support post-increment addressing for unit-stride and constant-stride
739 modes. This can be implemented by the scalar unit passing the operation
740 to the vector unit while itself executing an appropriate multiply-and-add
741 to produce the incremented address. This does *not* require additional
742 ports on the scalar register file, unlike scalar post-increment addressing
743 modes.
744
745 ## TODO: instructions (based on Hwacha) V-Ext duplication analysis
746
747 This is partly speculative due to lack of access to an up-to-date
748 V-Ext Spec (V2.3-draft RVV 0.4-Draft at the time of writing). However
749 basin an analysis instead on Hwacha, a cursory examination shows over
750 an **85%** duplication of V-Ext operand-related instructions when
751 compared to Simple-V on a standard RG64G base. Even Vector Fetch
752 is analogous to "zero-overhead loop".
753
754 Exceptions are:
755
756 * Vector Indexed Memory Instructions (non-contiguous)
757 * Vector Atomic Memory Instructions.
758 * Some of the Vector Misc ops: VEIDX, VFIRST, VCLASS, VPOPC
759 and potentially more.
760 * Consensual Jump
761
762 Table of RV32V Instructions
763
764 | RV32V | RV Equivalent (FP) | RV Equivalent (Int) |
765 | ----- | --- | |
766 | VADD | FADD | ADD |
767 | VSUB | FSUB | SUB |
768 | VSL | | |
769 | VSR | | |
770 | VAND | | AND |
771 | VOR | | OR |
772 | VXOR | | XOR |
773 | VSEQ | | |
774 | VSNE | | |
775 | VSLT | | |
776 | VSGE | | |
777 | VCLIP | | |
778 | VCVT | | |
779 | VMPOP | | |
780 | VMFIRST | | |
781 | VEXTRACT | | |
782 | VINSERT | | |
783 | VMERGE | | |
784 | VSELECT | | |
785 | VSLIDE | | |
786 | VDIV | FDIV | DIV |
787 | VREM | | REM |
788 | VMUL | FMUL | MUL |
789 | VMULH | | |
790 | VMIN | FMIN | |
791 | VMAX | FMUX | |
792 | VSGNJ | FSGNJ | |
793 | VSGNJN | FSGNJN | |
794 | VSGNJX | FSNGJX | |
795 | VSQRT | FSQRT | |
796 | VCLASS | | |
797 | VPOPC | | |
798 | VADDI | | |
799 | VSLI | | |
800 | VSRI | | |
801 | VANDI | | |
802 | VORI | | |
803 | VXORI | | |
804 | VCLIPI | | |
805 | VMADD | FMADD | |
806 | VMSUB | FMSUB | |
807 | VNMADD | FNMSUB | |
808 | VNMSUB | FNMADD | |
809 | VLD | FLD | |
810 | VLDS | | |
811 | VLDX | | |
812 | VST | FST | |
813 | VSTS | | |
814 | VSTX | | |
815 | VAMOSWAP | | AMOSWAP |
816 | VAMOADD | | AMOADD |
817 | VAMOAND | | AMOAND |
818 | VAMOOR | | AMOOR |
819 | VAMOXOR | | AMOXOR |
820 | VAMOMIN | | AMOMIN |
821 | VAMOMAX | | AMOMAX |
822
823 ## TODO: sort
824
825 > I suspect that the "hardware loop" in question is actually a zero-overhead
826 > loop unit that diverts execution from address X to address Y if a certain
827 > condition is met.
828
829  not quite.  The zero-overhead loop unit interestingly would be at
830 an [independent] level above vector-length.  The distinctions are
831 as follows:
832
833 * Vector-length issues *virtual* instructions where the register
834 operands are *specifically* altered (to cover a range of registers),
835 whereas zero-overhead loops *specifically* do *NOT* alter the operands
836 in *ANY* way.
837
838 * Vector-length-driven "virtual" instructions are driven by *one*
839 and *only* one instruction (whether it be a LOAD, STORE, or pure
840 one/two/three-operand opcode) whereas zero-overhead loop units
841 specifically apply to *multiple* instructions.
842
843 Where vector-length-driven "virtual" instructions might get conceptually
844 blurred with zero-overhead loops is LOAD / STORE.  In the case of LOAD /
845 STORE, to actually be useful, vector-length-driven LOAD / STORE should
846 increment the LOAD / STORE memory address to correspondingly match the
847 increment in the register bank.  example:
848
849 * set vector-length for r0 to 4
850 * issue RV32 LOAD from addr 0x1230 to r0
851
852 translates effectively to:
853
854 * RV32 LOAD from addr 0x1230 to r0
855 * ...
856 * ...
857 * RV32 LOAD from addr 0x123B to r3
858
859 # P-Ext ISA
860
861 ## 16-bit Arithmetic
862
863 | Mnemonic | 16-bit Instruction | Simple-V Equivalent |
864 | ------------------ | ------------------------- | ------------------- |
865 | ADD16 rt, ra, rb | add | RV ADD (bitwidth=16) |
866 | RADD16 rt, ra, rb | Signed Halving add | |
867 | URADD16 rt, ra, rb | Unsigned Halving add | |
868 | KADD16 rt, ra, rb | Signed Saturating add | |
869 | UKADD16 rt, ra, rb | Unsigned Saturating add | |
870 | SUB16 rt, ra, rb | sub | RV SUB (bitwidth=16) |
871 | RSUB16 rt, ra, rb | Signed Halving sub | |
872 | URSUB16 rt, ra, rb | Unsigned Halving sub | |
873 | KSUB16 rt, ra, rb | Signed Saturating sub | |
874 | UKSUB16 rt, ra, rb | Unsigned Saturating sub | |
875 | CRAS16 rt, ra, rb | Cross Add & Sub | |
876 | RCRAS16 rt, ra, rb | Signed Halving Cross Add & Sub | |
877 | URCRAS16 rt, ra, rb| Unsigned Halving Cross Add & Sub | |
878 | KCRAS16 rt, ra, rb | Signed Saturating Cross Add & Sub | |
879 | UKCRAS16 rt, ra, rb| Unsigned Saturating Cross Add & Sub | |
880 | CRSA16 rt, ra, rb | Cross Sub & Add | |
881 | RCRSA16 rt, ra, rb | Signed Halving Cross Sub & Add | |
882 | URCRSA16 rt, ra, rb| Unsigned Halving Cross Sub & Add | |
883 | KCRSA16 rt, ra, rb | Signed Saturating Cross Sub & Add | |
884 | UKCRSA16 rt, ra, rb| Unsigned Saturating Cross Sub & Add | |
885
886 ## 8-bit Arithmetic
887
888 | Mnemonic | 16-bit Instruction | Simple-V Equivalent |
889 | ------------------ | ------------------------- | ------------------- |
890 | ADD8 rt, ra, rb | add | RV ADD (bitwidth=8)|
891 | RADD8 rt, ra, rb | Signed Halving add | |
892 | URADD8 rt, ra, rb | Unsigned Halving add | |
893 | KADD8 rt, ra, rb | Signed Saturating add | |
894 | UKADD8 rt, ra, rb | Unsigned Saturating add | |
895 | SUB8 rt, ra, rb | sub | RV SUB (bitwidth=8)|
896 | RSUB8 rt, ra, rb | Signed Halving sub | |
897 | URSUB8 rt, ra, rb | Unsigned Halving sub | |
898
899 # Exceptions
900
901 > What does an ADD of two different-sized vectors do in simple-V?
902
903 * if the two source operands are not the same, throw an exception.
904 * if the destination operand is also a vector, and the source is longer
905 than the destination, throw an exception.
906
907 > And what about instructions like JALR? 
908 > What does jumping to a vector do?
909
910 * Throw an exception. Whether that actually results in spawning threads
911 as part of the trap-handling remains to be seen.
912
913 # Impementing V on top of Simple-V
914
915 * Number of Offset CSRs extends from 2
916 * Extra register file: vector-file
917 * Setup of Vector length and bitwidth CSRs now can specify vector-file
918 as well as integer or float file.
919 * TODO
920
921 # Implementing P (renamed to DSP) on top of Simple-V
922
923 * Implementors indicate chosen bitwidth support in Vector-bitwidth CSR
924 (caveat: anything not specified drops through to software-emulation / traps)
925 * TODO
926
927 # Analysis of CSR decoding on latency
928
929 <a name="csr_decoding_analysis"></a>
930
931 It could indeed have been logically deduced (or expected), that there
932 would be additional decode latency in this proposal, because if
933 overloading the opcodes to have different meanings, there is guaranteed
934 to be some state, some-where, directly related to registers.
935
936 There are several cases:
937
938 * All operands vector-length=1 (scalars), all operands
939 packed-bitwidth="default": instructions are passed through direct as if
940 Simple-V did not exist.  Simple-V is, in effect, completely disabled.
941 * At least one operand vector-length > 1, all operands
942 packed-bitwidth="default": any parallel vector ALUs placed on "alert",
943 virtual parallelism looping may be activated.
944 * All operands vector-length=1 (scalars), at least one
945 operand packed-bitwidth != default: degenerate case of SIMD,
946 implementation-specific complexity here (packed decode before ALUs or
947 *IN* ALUs)
948 * At least one operand vector-length > 1, at least one operand
949 packed-bitwidth != default: parallel vector ALUs (if any)
950 placed on "alert", virtual parallelsim looping may be activated,
951 implementation-specific SIMD complexity kicks in (packed decode before
952 ALUs or *IN* ALUs).
953
954 Bear in mind that the proposal includes that the decision whether
955 to parallelise in hardware or whether to virtual-parallelise (to
956 dramatically simplify compilers and also not to run into the SIMD
957 instruction proliferation nightmare) *or* a transprent combination
958 of both, be done on a *per-operand basis*, so that implementors can
959 specifically choose to create an application-optimised implementation
960 that they believe (or know) will sell extremely well, without having
961 "Extra Standards-Mandated Baggage" that would otherwise blow their area
962 or power budget completely out the window.
963
964 Additionally, two possible CSR schemes have been proposed, in order to
965 greatly reduce CSR space:
966
967 * per-register CSRs (vector-length and packed-bitwidth)
968 * a smaller number of CSRs with the same information but with an *INDEX*
969 specifying WHICH register in one of three regfiles (vector, fp, int)
970 the length and bitwidth applies to.
971
972 (See "CSR vector-length and CSR SIMD packed-bitwidth" section for details)
973
974 In addition, LOAD/STORE has its own associated proposed CSRs that
975 mirror the STRIDE (but not yet STRIDE-SEGMENT?) functionality of
976 V (and Hwacha).
977
978 Also bear in mind that, for reasons of simplicity for implementors,
979 I was coming round to the idea of permitting implementors to choose
980 exactly which bitwidths they would like to support in hardware and which
981 to allow to fall through to software-trap emulation.
982
983 So the question boils down to:
984
985 * whether either (or both) of those two CSR schemes have significant
986 latency that could even potentially require an extra pipeline decode stage
987 * whether there are implementations that can be thought of which do *not*
988 introduce significant latency
989 * whether it is possible to explicitly (through quite simply
990 disabling Simple-V-Ext) or implicitly (detect the case all-vlens=1,
991 all-simd-bitwidths=default) switch OFF any decoding, perhaps even to
992 the extreme of skipping an entire pipeline stage (if one is needed)
993 * whether packed bitwidth and associated regfile splitting is so complex
994 that it should definitely, definitely be made mandatory that implementors
995 move regfile splitting into the ALU, and what are the implications of that
996 * whether even if that *is* made mandatory, is software-trapped
997 "unsupported bitwidths" still desirable, on the basis that SIMD is such
998 a complete nightmare that *even* having a software implementation is
999 better, making Simple-V have more in common with a software API than
1000 anything else.
1001
1002 Whilst the above may seem to be severe minuses, there are some strong
1003 pluses:
1004
1005 * Significant reduction of V's opcode space: over 85%.
1006 * Smaller reduction of P's opcode space: around 10%.
1007 * The potential to use Compressed instructions in both Vector and SIMD
1008 due to the overloading of register meaning (implicit vectorisation,
1009 implicit packing)
1010 * Not only present but also future extensions automatically gain parallelism.
1011 * Already mentioned but worth emphasising: the simplification to compiler
1012 writers and assembly-level writers of having the same consistent ISA
1013 regardless of whether the internal level of parallelism (number of
1014 parallel ALUs) is only equal to one ("virtual" parallelism), or is
1015 greater than one, should not be underestimated.
1016
1017
1018 # References
1019
1020 * SIMD considered harmful <https://www.sigarch.org/simd-instructions-considered-harmful/>
1021 * Link to first proposal <https://groups.google.com/a/groups.riscv.org/forum/#!topic/isa-dev/GuukrSjgBH8>
1022 * Recommendation by Jacob Bachmeyer to make zero-overhead loop an
1023 "implicit program-counter" <https://groups.google.com/a/groups.riscv.org/d/msg/isa-dev/vYVi95gF2Mo/SHz6a4_lAgAJ>
1024 * Re-continuing P-Extension proposal <https://groups.google.com/a/groups.riscv.org/forum/#!msg/isa-dev/IkLkQn3HvXQ/SEMyC9IlAgAJ>
1025 * First Draft P-SIMD (DSP) proposal <https://groups.google.com/a/groups.riscv.org/forum/#!topic/isa-dev/vYVi95gF2Mo>
1026 * B-Extension discussion <https://groups.google.com/a/groups.riscv.org/forum/#!topic/isa-dev/zi_7B15kj6s>
1027 * Broadcom VideoCore-IV <https://docs.broadcom.com/docs/12358545>
1028 Figure 2 P17 and Section 3 on P16.
1029 * Hwacha <https://www2.eecs.berkeley.edu/Pubs/TechRpts/2015/EECS-2015-262.html>
1030 * Hwacha <https://www2.eecs.berkeley.edu/Pubs/TechRpts/2015/EECS-2015-263.html>
1031 * Vector Workshop <http://riscv.org/wp-content/uploads/2015/06/riscv-vector-workshop-june2015.pdf>
1032 * Predication <https://groups.google.com/a/groups.riscv.org/forum/#!topic/isa-dev/XoP4BfYSLXA>
1033 * Branch Divergence <https://jbush001.github.io/2014/12/07/branch-divergence-in-parallel-kernels.html>
1034 * Life of Triangles (3D) <https://jbush001.github.io/2016/02/27/life-of-triangle.html>
1035 * Videocore-IV <https://github.com/hermanhermitage/videocoreiv/wiki/VideoCore-IV-3d-Graphics-Pipeline>