1 """PortInterface to LoadStoreUnitInterface adapter
3 PortInterface LoadStoreUnitInterface
4 ------------- ----------------------
9 data_len/4 x_mask/16 (translate using LenExpand)
11 busy_o/1 most likely to be x_busy_o
13 addr.data/48 x_addr_i (x_addr_i[:4] goes into LenExpand)
14 addr.ok/1 probably x_valid_i & ~x_stall_i
16 addr_ok_o/1 no equivalent. *might* work using x_stall_i
17 addr_exc_o/2(?) m_load_err_o and m_store_err_o
19 ld.data/64 m_ld_data_o
20 ld.ok/1 probably implicit, when x_busy drops low
21 st.data/64 x_st_data_i
22 st.ok/1 probably kinda redundant, set to x_st_i
25 from soc
.minerva
.units
.loadstore
import LoadStoreUnitInterface
26 from soc
.experiment
.pimem
import PortInterface
27 from soc
.scoreboard
.addr_match
import LenExpand
28 from soc
.experiment
.pimem
import PortInterfaceBase
29 from nmigen
.utils
import log2_int
31 from nmigen
import Elaboratable
, Module
, Signal
34 class Pi2LSUI(PortInterfaceBase
):
36 def __init__(self
, name
, lsui
=None,
37 data_wid
=64, mask_wid
=8, addr_wid
=48):
38 print ("pi2lsui reg mask addr", data_wid
, mask_wid
, addr_wid
)
39 super().__init
__(data_wid
, addr_wid
)
41 lsui
= LoadStoreUnitInterface(addr_wid
, self
.addrbits
, data_wid
)
44 def set_wr_addr(self
, m
, addr
, mask
):
45 m
.d
.comb
+= self
.lsui
.x_mask_i
.eq(mask
)
46 m
.d
.comb
+= self
.lsui
.x_addr_i
.eq(addr
)
47 m
.d
.comb
+= self
.lsui
.x_valid_i
.eq(1)
49 def set_rd_addr(self
, m
, addr
, mask
):
50 m
.d
.comb
+= self
.lsui
.x_mask_i
.eq(mask
)
51 m
.d
.comb
+= self
.lsui
.x_addr_i
.eq(addr
)
52 m
.d
.comb
+= self
.lsui
.x_valid_i
.eq(1)
54 def set_wr_data(self
, m
, data
, wen
): # mask already done in addr setup
55 m
.d
.comb
+= self
.lsui
.x_st_data_i
.eq(data
)
56 return ~self
.lsui
.x_busy_o
58 def get_rd_data(self
, m
):
59 return self
.lsui
.m_ld_data_o
, ~self
.lsui
.x_busy_o
61 def elaborate(self
, platform
):
62 m
= super().elaborate(platform
)
63 pi
, lsui
, addrbits
= self
.pi
, self
.lsui
, self
.addrbits
65 m
.d
.comb
+= lsui
.x_ld_i
.eq(pi
.is_ld_i
)
66 m
.d
.comb
+= lsui
.x_st_i
.eq(pi
.is_st_i
)
71 class Pi2LSUI1(Elaboratable
):
73 def __init__(self
, name
, pi
=None, lsui
=None,
74 data_wid
=64, mask_wid
=8, addr_wid
=48):
75 print ("pi2lsui reg mask addr", data_wid
, mask_wid
, addr_wid
)
76 self
.addrbits
= mask_wid
78 piname
= "%s_pi" % name
79 pi
= PortInterface(piname
, regwid
=data_wid
, addrwid
=addr_wid
)
82 lsui
= LoadStoreUnitInterface(addr_wid
, self
.addrbits
, data_wid
)
85 def splitaddr(self
, addr
):
86 """split the address into top and bottom bits of the memory granularity
88 return addr
[:self
.addrbits
], addr
[self
.addrbits
:]
90 def connect_port(self
, inport
):
91 return self
.pi
.connect_port(inport
)
93 def elaborate(self
, platform
):
95 pi
, lsui
, addrbits
= self
.pi
, self
.lsui
, self
.addrbits
96 m
.submodules
.lenexp
= lenexp
= LenExpand(log2_int(self
.addrbits
), 8)
98 ld_in_progress
= Signal(reset
=0)
99 st_in_progress
= Signal(reset
=0)
101 m
.d
.comb
+= lsui
.x_ld_i
.eq(pi
.is_ld_i
)
102 m
.d
.comb
+= lsui
.x_st_i
.eq(pi
.is_st_i
)
103 m
.d
.comb
+= pi
.busy_o
.eq(pi
.is_ld_i | pi
.is_st_i
)#lsui.x_busy_o)
105 lsbaddr
, msbaddr
= self
.splitaddr(pi
.addr
.data
)
106 m
.d
.comb
+= lenexp
.len_i
.eq(pi
.data_len
)
107 m
.d
.comb
+= lenexp
.addr_i
.eq(lsbaddr
) # LSBs of addr
108 m
.d
.comb
+= lsui
.x_addr_i
.eq(pi
.addr
.data
) # XXX hmmm...
110 with m
.If(pi
.addr
.ok
):
111 # expand the LSBs of address plus LD/ST len into 16-bit mask
112 m
.d
.comb
+= lsui
.x_mask_i
.eq(lenexp
.lexp_o
)
113 # pass through the address, indicate "valid"
114 m
.d
.comb
+= lsui
.x_valid_i
.eq(1)
115 # indicate "OK" - XXX should be checking address valid
116 m
.d
.comb
+= pi
.addr_ok_o
.eq(1)
118 with m
.If(~lsui
.x_busy_o
& pi
.is_st_i
& pi
.addr
.ok
):
119 m
.d
.sync
+= st_in_progress
.eq(1)
121 with m
.If(pi
.is_ld_i
):
122 # shift/mask out the loaded data
123 m
.d
.comb
+= pi
.ld
.data
.eq((lsui
.m_ld_data_o
& lenexp
.rexp_o
) >>
125 # remember we're in the process of loading
126 with m
.If(pi
.addr
.ok
):
127 m
.d
.sync
+= ld_in_progress
.eq(1)
129 # If a load happened on the previous cycle and the memory is
130 # not busy, that means it returned the data from the load. In
131 # that case ld.ok should be set andwe can clear the
132 # ld_in_progress flag
133 with m
.If(ld_in_progress
& ~lsui
.x_busy_o
):
134 m
.d
.comb
+= pi
.ld
.ok
.eq(1)
135 m
.d
.sync
+= ld_in_progress
.eq(0)
137 m
.d
.comb
+= pi
.ld
.ok
.eq(0)
139 with m
.If(pi
.is_st_i
& pi
.st
.ok
):
140 m
.d
.comb
+= lsui
.x_st_data_i
.eq(pi
.st
.data
<< (lenexp
.addr_i
*8))
141 with m
.If(st_in_progress
):
142 m
.d
.sync
+= st_in_progress
.eq(0)
144 m
.d
.comb
+= pi
.busy_o
.eq(0)