1 # based on microwatt plru.vhdl
3 from nmigen
import Elaboratable
, Signal
, Array
, Module
5 class PLRU(Elaboratable
):
7 def __init__(self
, BITS
=2):
9 self
.acc
= Signal(BITS
)
10 self
.acc_en
= Signal()
11 self
.lru_o
= Signal(BITS
)
13 def elaborate(self
, platform
):
15 comb
, sync
= m
.d
.comb
, m
.d
.sync
17 tree
= Array(Signal() for i
in range(self
.BITS
))
19 # XXX Check if we can turn that into a little ROM instead that
20 # takes the tree bit vector and returns the LRU. See if it's better
21 # in term of FPGA resouces usage...
22 node
= Signal(self
.BITS
)
23 for i
in range(self
.BITS
):
24 node_next
= Signal(self
.BITS
)
25 node2
= Signal(self
.BITS
)
26 # report "GET: i:" & integer'image(i) & " node:" &
27 # integer'image(node) & " val:" & Signal()'image(tree(node))
28 comb
+= self
.lru_o
[self
.BITS
-1-i
].eq(tree
[node
])
30 comb
+= node2
.eq(node
<< 1)
31 with m
.If(tree
[node2
]):
32 comb
+= node_next
.eq(node2
+ 2)
34 comb
+= node_next
.eq(node2
+ 1)
37 with m
.If(self
.acc_en
):
38 node
= Signal(self
.BITS
)
39 for i
in range(self
.BITS
):
40 node_next
= Signal(self
.BITS
)
41 node2
= Signal(self
.BITS
)
42 # report "GET: i:" & integer'image(i) & " node:" &
43 # integer'image(node) & " val:" & Signal()'image(tree(node))
44 abit
= self
.acc
[self
.BITS
-1-i
]
45 sync
+= tree
[node
].eq(~abit
)
47 comb
+= node2
.eq(node
<< 1)
49 comb
+= node_next
.eq(node2
+ 2)
51 comb
+= node_next
.eq(node2
+ 1)