add option to reduce number of regfile ports (get DFFs down in ls180)
[soc.git] / src / soc / simple / issuer_verilog.py
1 """simple core issuer verilog generator
2 """
3
4 import argparse
5 from nmigen.cli import verilog
6
7 from soc.config.test.test_loadstore import TestMemPspec
8 from soc.simple.issuer import TestIssuer
9
10
11 if __name__ == '__main__':
12 parser = argparse.ArgumentParser(description="Simple core issuer " \
13 "verilog generator")
14 parser.add_argument("output_filename")
15 parser.add_argument("--enable-xics", dest='xics', action="store_true",
16 help="Enable interrupts",
17 default=True)
18 parser.add_argument("--disable-xics", dest='xics', action="store_false",
19 help="Disable interrupts",
20 default=False)
21 parser.add_argument("--enable-lessports", dest='lessports',
22 action="store_true",
23 help="Enable less regfile ports",
24 default=True)
25 parser.add_argument("--disable-lessports", dest='lessports',
26 action="store_false",
27 help="enable more regfile ports",
28 default=False)
29 parser.add_argument("--enable-core", dest='core', action="store_true",
30 help="Enable main core",
31 default=True)
32 parser.add_argument("--disable-core", dest='core', action="store_false",
33 help="disable main core",
34 default=False)
35 parser.add_argument("--enable-pll", dest='pll', action="store_true",
36 help="Enable pll",
37 default=False)
38 parser.add_argument("--disable-pll", dest='pll', action="store_false",
39 help="Disable pll",
40 default=False)
41 parser.add_argument("--enable-testgpio", action="store_true",
42 help="Disable gpio pins",
43 default=False)
44 parser.add_argument("--enable-sram4x4kblock", action="store_true",
45 help="Disable sram 4x4k block",
46 default=False)
47 parser.add_argument("--debug", default="jtag", help="Select debug " \
48 "interface [jtag | dmi] [default jtag]")
49 parser.add_argument("--enable-svp64", dest='svp64', action="store_true",
50 help="Enable SVP64",
51 default=True)
52 parser.add_argument("--disable-svp64", dest='svp64', action="store_false",
53 help="disable SVP64",
54 default=False)
55
56 args = parser.parse_args()
57
58 print(args)
59
60 units = {'alu': 1,
61 'cr': 1, 'branch': 1, 'trap': 1,
62 'logical': 1,
63 'spr': 1,
64 'div': 1,
65 'mul': 1,
66 'shiftrot': 1
67 }
68
69 pspec = TestMemPspec(ldst_ifacetype='bare_wb',
70 imem_ifacetype='bare_wb',
71 addr_wid=48,
72 mask_wid=8,
73 # must leave at 64
74 reg_wid=64,
75 # set to 32 for instruction-memory width=32
76 imem_reg_wid=64,
77 # set to 32 to make data wishbone bus 32-bit
78 #wb_data_wid=32,
79 xics=args.xics, # XICS interrupt controller
80 nocore=not args.core, # test coriolis2 ioring
81 regreduce = args.lessports, # less regfile ports
82 use_pll=args.pll, # bypass PLL
83 gpio=args.enable_testgpio, # for test purposes
84 sram4x4kblock=args.enable_sram4x4kblock, # add SRAMs
85 debug=args.debug, # set to jtag or dmi
86 svp64=args.svp64, # enable SVP64
87 units=units)
88
89 print("nocore", pspec.__dict__["nocore"])
90 print("regreduce", pspec.__dict__["regreduce"])
91 print("gpio", pspec.__dict__["gpio"])
92 print("sram4x4kblock", pspec.__dict__["sram4x4kblock"])
93 print("xics", pspec.__dict__["xics"])
94 print("use_pll", pspec.__dict__["use_pll"])
95 print("debug", pspec.__dict__["debug"])
96 print("SVP64", pspec.__dict__["svp64"])
97
98 dut = TestIssuer(pspec)
99
100 vl = verilog.convert(dut, ports=dut.external_ports(), name="test_issuer")
101 with open(args.output_filename, "w") as f:
102 f.write(vl)