* :go_die_i: resets the unit back to "wait for issue"
"""
def __init__(self, rwid, opwid, alu, mem):
+ self.opwid = opwid
self.rwid = rwid
self.alu = alu
self.mem = mem
comb += reset_s.eq(self.go_st_i | self.go_die_i)
comb += reset_r.eq(self.go_rd_i | self.go_die_i)
# this one is slightly different, issue_alu_i selects go_wr_i)
- a_sel = Mux(self.isalu_i, self.go_wr_i, self.go_ad_i )
+ a_sel = Mux(self.isalu_i, self.go_wr_i, self.go_ad_i)
comb += reset_a.eq(a_sel| self.go_die_i)
# opcode decode
op_ldst = Signal(reset_less=True)
op_is_imm = Signal(reset_less=True)
- comb += op_alu.eq(self.oper_i[0])
- comb += op_is_imm.eq(self.oper_i[1])
- comb += op_is_ld.eq(self.oper_i[2])
- comb += op_is_st.eq(self.oper_i[3])
- comb += op_ldst.eq(op_is_ld | op_is_st)
- comb += self.load_mem_o.eq(op_is_ld & self.go_ad_i)
- comb += self.stwd_mem_o.eq(op_is_st & self.go_st_i)
-
# select immediate or src2 reg to add
src2_or_imm = Signal(self.rwid, reset_less=True)
src_sel = Signal(reset_less=True)
comb += self.sto_rel_o.eq(sto_l.q & busy_o & self.shadown_i)
# address release only happens on LD/ST, and is shadowed.
- comb += self.adr_rel_o.eq(adr_l.q & op_ldst & busy_o & self.shadownn_i)
+ comb += self.adr_rel_o.eq(adr_l.q & op_ldst & busy_o & self.shadown_i)
# request release enabled based on if op is a LD/ST or a plain ALU
# if op is a LD/ST, req_rel activates from the *address* latch
with m.If(opc_l.qn):
sync += self.counter.eq(0) # reset counter when not busy
with m.If(req_l.qn & busy_o & (self.counter == 0)):
- with m.If(self.oper_i == 2): # MUL, to take 5 instructions
- sync += self.counter.eq(5)
- with m.Elif(self.oper_i == 3): # SHIFT to take 7
- sync += self.counter.eq(7)
- with m.Else(): # ADD/SUB to take 2
- sync += self.counter.eq(2)
+ sync += self.counter.eq(2) # take 2 (fake) cycles to respond
with m.If(self.counter > 1):
sync += self.counter.eq(self.counter - 1)
with m.If(self.counter == 1):
latchregister(m, src2_or_imm, self.alu.b, src_sel)
# create a latch/register for the operand
- latchregister(m, Cat(op_alu, 0), self.alu.op, self.issue_i)
+ oper_r = Signal(self.opwid, reset_less=True) # Dest register
+ latchregister(m, self.oper_i, oper_r, self.issue_i)
+ alu_op = Cat(op_alu, 0, op_is_imm) # using alu_hier, here.
+ comb += self.alu.op.eq(alu_op)
# and one for the output from the ALU
data_r = Signal(self.rwid, reset_less=True) # Dest register
latchregister(m, self.alu.o, data_r, req_l.q)
+ # decode bits of operand (latched)
+ comb += op_alu.eq(oper_r[0])
+ comb += op_is_imm.eq(oper_r[1])
+ comb += op_is_ld.eq(oper_r[2])
+ comb += op_is_st.eq(oper_r[3])
+ comb += op_ldst.eq(op_is_ld | op_is_st)
+ comb += self.load_mem_o.eq(op_is_ld & self.go_ad_i)
+ comb += self.stwd_mem_o.eq(op_is_st & self.go_st_i)
+
with m.If(self.go_wr_i):
comb += self.data_o.eq(data_r)