reduce code size by using CompOpSubsetBase for ALU and Logical
[soc.git] / src / soc / fu / logical / logical_input_record.py
index 7040f0e56ad47cc9d09e83fb71b2144e50908152..3e6780382c1f17a8790ec1ec49c46d36aa13a528 100644 (file)
@@ -1,9 +1,9 @@
-from nmigen.hdl.rec import Record, Layout
-
+from nmigen.hdl.rec import Layout
 from soc.decoder.power_enums import MicrOp, Function, CryIn
+from soc.fu.base_input_record import CompOpSubsetBase
 
 
-class CompLogicalOpSubset(Record):
+class CompLogicalOpSubset(CompOpSubsetBase):
     """CompLogicalOpSubset
 
     a copy of the relevant subset information from Decode2Execute1Type
@@ -27,38 +27,4 @@ class CompLogicalOpSubset(Record):
                   ('data_len', 4),
                   ('insn', 32),
                   )
-
-        Record.__init__(self, Layout(layout), name=name)
-
-        # grrr.  Record does not have kwargs
-        self.insn_type.reset_less = True
-        self.fn_unit.reset_less = True
-        self.zero_a.reset_less = True
-        self.invert_a.reset_less = True
-        self.invert_out.reset_less = True
-        self.input_carry.reset_less = True
-        self.output_carry.reset_less = True
-        self.is_32bit.reset_less = True
-        self.is_signed.reset_less = True
-        self.data_len.reset_less = True
-
-    def eq_from_execute1(self, other):
-        """ use this to copy in from Decode2Execute1Type
-        """
-        res = []
-        for fname, sig in self.fields.items():
-            eqfrom = other.do.fields[fname]
-            res.append(sig.eq(eqfrom))
-        return res
-
-    def ports(self):
-        return [self.insn_type,
-                self.fn_unit,
-                self.invert_a,
-                self.invert_out,
-                self.input_carry,
-                self.output_carry,
-                self.is_32bit,
-                self.is_signed,
-                self.data_len,
-        ]
+        super().__init__(layout, name=name)