b50a0a000bacf661a58398cf35546ea616e39fbd
[pinmux.git] / src / bsv / pinmux_generator.py
1 # ================================== Steps to add peripherals ============
2 # Step-1: create interface declaration for the peripheral to be added.
3 # Remember these are interfaces defined for the pinmux and hence
4 # will be opposite to those defined at the peripheral.
5 # For eg. the output TX from the UART will be input (method Action)
6 # for the pinmux.
7 # These changes will have to be done in interface_decl.py
8 # Step-2 define the wires that will be required to transfer data from the
9 # peripheral interface to the IO cell and vice-versa. Create a
10 # mkDWire for each input/output between the peripheral and the
11 # pinmux. Also create an implicit wire of GenericIOType for each cell
12 # that can be connected to a each bit from the peripheral.
13 # These changes will have to be done in wire_def.py
14 # Step-3: create the definitions for each of the methods defined above.
15 # These changes will have to be done in interface_decl.py
16 # ========================================================================
17
18 # default module imports
19 import shutil
20 import os
21 import os.path
22 import time
23
24 # project module imports
25 from bsv.interface_decl import Interfaces, mux_interface, io_interface
26 from parse import Parse
27 from bsv.actual_pinmux import init
28 from bsv.bus_transactors import axi4_lite
29
30 copyright = '''
31 /*
32 This BSV file has been generated by the PinMux tool available at:
33 https://bitbucket.org/casl/pinmux.
34
35 Authors: Neel Gala, Luke
36 Date of generation: ''' + time.strftime("%c") + '''
37 */
38 '''
39 header = copyright + '''
40 package pinmux;
41
42 '''
43 footer = '''
44 endmodule
45 endpackage
46 '''
47
48
49 def pinmuxgen(pth=None, verify=True):
50 """ populating the file with the code
51 """
52
53 p = Parse(pth, verify)
54 iocells = Interfaces()
55 iocells.ifaceadd('io', p.N_IO, io_interface, 0)
56 ifaces = Interfaces(pth)
57 #ifaces.ifaceadd('io', p.N_IO, io_interface, 0)
58 init(p, ifaces)
59
60 bp = 'bsv_src'
61 if pth:
62 bp = os.path.join(pth, bp)
63 if not os.path.exists(bp):
64 os.makedirs(bp)
65 bl = os.path.join(bp, 'bsv_lib')
66 if not os.path.exists(bl):
67 os.makedirs(bl)
68
69 cwd = os.path.split(__file__)[0]
70
71 # copy over template and library files
72 shutil.copyfile(os.path.join(cwd, 'Makefile.template'),
73 os.path.join(bp, 'Makefile'))
74 cwd = os.path.join(cwd, 'bsv_lib')
75 for fname in ['AXI4_Lite_Types.bsv', 'Semi_FIFOF.bsv',
76 'gpio.bsv', 'mux.bsv']:
77 shutil.copyfile(os.path.join(cwd, fname),
78 os.path.join(bl, fname))
79
80 bus = os.path.join(bp, 'busenable.bsv')
81 pmp = os.path.join(bp, 'pinmux.bsv')
82 ptp = os.path.join(bp, 'PinTop.bsv')
83 bvp = os.path.join(bp, 'bus.bsv')
84 idef = os.path.join(bp, 'instance_defines.bsv')
85 slow = os.path.join(bp, 'slow_peripherals.bsv')
86 slowt = os.path.join(cwd, 'slow_peripherals_template.bsv')
87
88 write_pmp(pmp, p, ifaces, iocells)
89 write_ptp(ptp, p, ifaces)
90 write_bvp(bvp, p, ifaces)
91 write_bus(bus, p, ifaces)
92 write_instances(idef, p, ifaces)
93 write_slow(slow, slowt, p, ifaces, iocells)
94
95
96 def write_slow(slow, template, p, ifaces, iocells):
97 """ write out the slow_peripherals.bsv file.
98 joins all the peripherals together into one AXI Lite interface
99 """
100 with open(template) as bsv_file:
101 template = bsv_file.read()
102 imports = ifaces.slowimport()
103 ifdecl = ifaces.slowifdecl()
104 regdef = ifaces.axi_reg_def()
105 slavedecl = ifaces.axi_slave_idx()
106 fnaddrmap = ifaces.axi_addr_map()
107 mkslow = ifaces.mkslow_peripheral()
108 mkcon = ifaces.mk_connection()
109 mkcellcon = ifaces.mk_cellconn()
110 pincon = ifaces.mk_pincon()
111 with open(slow, "w") as bsv_file:
112 bsv_file.write(template.format(imports, ifdecl, regdef, slavedecl,
113 fnaddrmap, mkslow, mkcon, mkcellcon,
114 pincon))
115
116
117 def write_bus(bus, p, ifaces):
118 # package and interface declaration followed by
119 # the generic io_cell definition
120 with open(bus, "w") as bsv_file:
121 ifaces.busfmt(bsv_file)
122
123
124 def write_pmp(pmp, p, ifaces, iocells):
125 # package and interface declaration followed by
126 # the generic io_cell definition
127 with open(pmp, "w") as bsv_file:
128 bsv_file.write(header)
129
130 cell_bit_width = 'Bit#(%d)' % p.cell_bitwidth
131 bsv_file.write('''\
132 interface MuxSelectionLines;
133
134 // declare the method which will capture the user pin-mux
135 // selection values.The width of the input is dependent on the number
136 // of muxes happening per IO. For now we have a generalized width
137 // where each IO will have the same number of muxes.''')
138
139 for cell in p.muxed_cells:
140 bsv_file.write(mux_interface.ifacefmt(cell[0], cell_bit_width))
141
142 bsv_file.write("\n endinterface\n")
143
144 bsv_file.write('''
145
146 interface IOCellSide;
147 // declare the interface to the IO cells.
148 // Each IO cell will have 1 input field (output from pin mux)
149 // and an output and out-enable field (input to pinmux)''')
150
151 # == create method definitions for all iocell interfaces ==#
152 iocells.ifacefmt(bsv_file)
153
154 # ===== finish interface definition and start module definition=======
155 bsv_file.write("\n endinterface\n")
156
157 # ===== io cell definition =======
158 bsv_file.write('''
159
160 interface PeripheralSide;
161 // declare the interface to the peripherals
162 // Each peripheral's function will be either an input, output
163 // or be bi-directional. an input field will be an output from the
164 // peripheral and an output field will be an input to the peripheral.
165 // Bi-directional functions also have an output-enable (which
166 // again comes *in* from the peripheral)''')
167 # ==============================================================
168
169 # == create method definitions for all peripheral interfaces ==#
170 ifaces.ifacefmt(bsv_file)
171 bsv_file.write("\n endinterface\n")
172
173 # ===== finish interface definition and start module definition=======
174 bsv_file.write('''
175
176 interface Ifc_pinmux;
177 // this interface controls how each IO cell is routed. setting
178 // any given IO cell's mux control value will result in redirection
179 // of not just the input or output to different peripheral functions
180 // but also the *direction* control - if appropriate - as well.
181 interface MuxSelectionLines mux_lines;
182
183 // this interface contains the inputs, outputs and direction-control
184 // lines for all peripherals. GPIO is considered to also be just
185 // a peripheral because it also has in, out and direction-control.
186 interface PeripheralSide peripheral_side;
187
188 // this interface is to be linked to the individual IO cells.
189 // if looking at a "non-muxed" GPIO design, basically the
190 // IO cell input, output and direction-control wires are cut
191 // (giving six pairs of dangling wires, named left and right)
192 // these iocells are routed in their place on one side ("left")
193 // and the matching *GPIO* peripheral interfaces in/out/dir
194 // connect to the OTHER side ("right"). the result is that
195 // the muxer settings end up controlling the routing of where
196 // the I/O from the IOcell actually goes.
197 interface IOCellSide iocell_side;
198 endinterface
199 (*synthesize*)
200 module mkpinmux(Ifc_pinmux);
201 ''')
202 # ====================================================================
203
204 # ======================= create wire and registers =================#
205 bsv_file.write('''
206 // the followins wires capture the pin-mux selection
207 // values for each mux assigned to a CELL
208 ''')
209 for cell in p.muxed_cells:
210 bsv_file.write(mux_interface.wirefmt(
211 cell[0], cell_bit_width))
212
213 iocells.wirefmt(bsv_file)
214 ifaces.wirefmt(bsv_file)
215
216 bsv_file.write("\n")
217 # ====================================================================
218 # ========================= Actual pinmuxing ========================#
219 bsv_file.write('''
220 /*====== This where the muxing starts for each io-cell======*/
221 Wire#(Bit#(1)) val0<-mkDWire(0); // need a zero
222 ''')
223 bsv_file.write(p.pinmux)
224 bsv_file.write('''
225 /*============================================================*/
226 ''')
227 # ====================================================================
228 # ================= interface definitions for each method =============#
229 bsv_file.write('''
230 interface mux_lines = interface MuxSelectionLines
231 ''')
232 for cell in p.muxed_cells:
233 bsv_file.write(
234 mux_interface.ifacedef(
235 cell[0], cell_bit_width))
236 bsv_file.write("\n endinterface;")
237
238 bsv_file.write('''
239 interface iocell_side = interface IOCellSide
240 ''')
241 iocells.ifacedef(bsv_file)
242 bsv_file.write("\n endinterface;")
243
244 bsv_file.write('''
245 interface peripheral_side = interface PeripheralSide
246 ''')
247 ifaces.ifacedef(bsv_file)
248 bsv_file.write("\n endinterface;")
249
250 bsv_file.write(footer)
251 print("BSV file successfully generated: bsv_src/pinmux.bsv")
252 # ======================================================================
253
254
255 def write_ptp(ptp, p, ifaces):
256 with open(ptp, 'w') as bsv_file:
257 bsv_file.write(copyright + '''
258 package PinTop;
259 import pinmux::*;
260 interface Ifc_PintTop;
261 method ActionValue#(Bool) write(Bit#({0}) addr, Bit#({1}) data);
262 method Tuple2#(Bool,Bit#({1})) read(Bit#({0}) addr);
263 interface PeripheralSide peripheral_side;
264 endinterface
265
266 module mkPinTop(Ifc_PintTop);
267 // instantiate the pin-mux module here
268 Ifc_pinmux pinmux <-mkpinmux;
269
270 // declare the registers which will be used to mux the IOs
271 '''.format(p.ADDR_WIDTH, p.DATA_WIDTH))
272
273 cell_bit_width = str(p.cell_bitwidth)
274 for cell in p.muxed_cells:
275 bsv_file.write('''
276 Reg#(Bit#({0})) rg_muxio_{1} <-mkReg(0);'''.format(
277 cell_bit_width, cell[0]))
278
279 bsv_file.write('''
280 // rule to connect the registers to the selection lines of the
281 // pin-mux module
282 rule connect_selection_registers;''')
283
284 for cell in p.muxed_cells:
285 bsv_file.write('''
286 pinmux.mux_lines.cell{0}_mux(rg_muxio_{0});'''.format(cell[0]))
287
288 bsv_file.write('''
289 endrule
290 // method definitions for the write user interface
291 method ActionValue#(Bool) write(Bit#({2}) addr, Bit#({3}) data);
292 Bool err=False;
293 case (addr[{0}:{1}])'''.format(p.upper_offset, p.lower_offset,
294 p.ADDR_WIDTH, p.DATA_WIDTH))
295 index = 0
296 for cell in p.muxed_cells:
297 bsv_file.write('''
298 {0}: rg_muxio_{1}<=truncate(data);'''.format(index, cell[0]))
299 index = index + 1
300
301 bsv_file.write('''
302 default: err=True;
303 endcase
304 return err;
305 endmethod''')
306
307 bsv_file.write('''
308 // method definitions for the read user interface
309 method Tuple2#(Bool,Bit#({3})) read(Bit#({2}) addr);
310 Bool err=False;
311 Bit#(32) data=0;
312 case (addr[{0}:{1}])'''.format(p.upper_offset, p.lower_offset,
313 p.ADDR_WIDTH, p.DATA_WIDTH))
314 index = 0
315 for cell in p.muxed_cells:
316 bsv_file.write('''
317 {0}: data=zeroExtend(rg_muxio_{1});'''.format(index, cell[0]))
318 index = index + 1
319
320 bsv_file.write('''
321 default:err=True;
322 endcase
323 return tuple2(err,data);
324 endmethod
325 interface peripheral_side=pinmux.peripheral_side;
326 endmodule
327 endpackage
328 ''')
329
330
331 def write_bvp(bvp, p, ifaces):
332 # ######## Generate bus transactors ################
333 gpiocfg = '\t\tinterface GPIO_config#({4}) bank{3}_config;\n' \
334 '\t\tinterface AXI4_Lite_Slave_IFC#({0},{1},{2}) bank{3}_slave;'
335 muxcfg = '\t\tinterface MUX_config#({4}) muxb{3}_config;\n' \
336 '\t\tinterface AXI4_Lite_Slave_IFC#({0},{1},{2}) muxb{3}_slave;'
337
338 gpiodec = '\tGPIO#({0}) mygpio{1} <- mkgpio();'
339 muxdec = '\tMUX#({0}) mymux{1} <- mkmux();'
340 gpioifc = '\tinterface bank{0}_config=mygpio{0}.pad_config;\n' \
341 '\tinterface bank{0}_slave=mygpio{0}.axi_slave;'
342 muxifc = '\tinterface muxb{0}_config=mymux{0}.mux_config;\n' \
343 '\tinterface muxb{0}_slave=mymux{0}.axi_slave;'
344 with open(bvp, 'w') as bsv_file:
345 # assume here that all muxes have a 1:1 gpio
346 cfg = []
347 decl = []
348 idec = []
349 iks = sorted(ifaces.keys())
350 for iname in iks:
351 if not iname.startswith('gpio'): # TODO: declare other interfaces
352 continue
353 bank = iname[4:]
354 ifc = ifaces[iname]
355 npins = len(ifc.pinspecs)
356 cfg.append(gpiocfg.format(p.ADDR_WIDTH, p.DATA_WIDTH,
357 0, # USERSPACE
358 bank, npins))
359 cfg.append(muxcfg.format(p.ADDR_WIDTH, p.DATA_WIDTH,
360 0, # USERSPACE
361 bank, npins))
362 decl.append(gpiodec.format(npins, bank))
363 decl.append(muxdec .format(npins, bank))
364 idec.append(gpioifc.format(bank))
365 idec.append(muxifc.format(bank))
366 print dir(ifaces)
367 print ifaces.items()
368 print dir(ifaces['gpioa'])
369 print ifaces['gpioa'].pinspecs
370 gpiodecl = '\n'.join(decl) + '\n' + '\n'.join(idec)
371 gpiocfg = '\n'.join(cfg)
372 bsv_file.write(axi4_lite.format(gpiodecl, gpiocfg))
373 # ##################################################
374
375
376 def write_instances(idef, p, ifaces):
377 with open(idef, 'w') as bsv_file:
378 txt = '''\
379 `define ADDR {0}
380 `define DATA {1}
381 `define USERSPACE 0
382 '''
383 bsv_file.write(txt.format(p.ADDR_WIDTH, p.DATA_WIDTH))