add emmc dummy class
[shakti-peripherals.git] / src / peripherals / rgbttl / Makefile
1 ### Makefile for the cclass project
2
3 TOP_MODULE:=mkrgbttl_dummy
4 TOP_FILE:=rgbttl_dummy.bsv
5 TOP_DIR:=./
6 WORKING_DIR := $(shell pwd)
7
8 BSVINCDIR:= .:%/Prelude:%/Libraries:%/Libraries/BlueNoC:./bsv_lib/
9 BSVINCDIR:= $(BSVINCDIR):../../uncore/axi4
10 BSVINCDIR:= $(BSVINCDIR):../../uncore/axi4lite
11 BSVINCDIR:= $(BSVINCDIR):./test
12
13 default: gen_verilog
14
15 check-blue:
16 @if test -z "$$BLUESPECDIR"; then echo "BLUESPECDIR variable not set"; exit 1; fi;
17
18 ###### Setting the variables for bluespec compile #$############################
19 BSVCOMPILEOPTS:= -check-assert -suppress-warnings G0020 -keep-fires -opt-undetermined-vals -remove-false-rules -remove-empty-rules -remove-starved-rules
20 BSVLINKOPTS:=-parallel-sim-link 8 -keep-fires
21 VERILOGDIR:=./verilog/
22 BSVBUILDDIR:=./bsv_build/
23 BSVOUTDIR:=./bin
24 ################################################################################
25
26 ########## BSIM COMPILE, LINK AND SIMULATE TARGETS ##########################
27 .PHONY: check-restore
28 check-restore:
29 @if [ "$(define_macros)" != "$(old_define_macros)" ]; then make clean ; fi;
30
31 .PHONY: gen_verilog
32 gen_verilog: check-restore check-blue
33 @echo Compiling mkTbSoc in Verilog for simulations ...
34 @mkdir -p $(BSVBUILDDIR);
35 @mkdir -p $(VERILOGDIR);
36 bsc -u -verilog -elab -vdir $(VERILOGDIR) -bdir $(BSVBUILDDIR) -info-dir $(BSVBUILDDIR) $(define_macros) -D verilog=True $(BSVCOMPILEOPTS) -verilog-filter ${BLUESPECDIR}/bin/basicinout -p $(BSVINCDIR) -g $(TOP_MODULE) $(TOP_DIR)/$(TOP_FILE) 2>&1 | tee bsv_compile.log
37 @echo Compilation finished
38
39 #############################################################################
40
41 .PHONY: clean
42 clean:
43 rm -rf $(BSVBUILDDIR) *.log $(BSVOUTDIR) ./bbl*
44 rm -rf verilog obj_dir bsv_src