2e376d0fc9d7a0db3cf499ee1586a253a48dbf8b
[sifive-blocks.git] / src / main / scala / devices / xilinxvc707pciex1 / XilinxVC707PCIeX1.scala
1 // See LICENSE for license details.
2 package sifive.blocks.devices.xilinxvc707pciex1
3
4 import Chisel._
5 import config._
6 import diplomacy._
7 import uncore.tilelink2._
8 import uncore.axi4._
9 import rocketchip._
10 import sifive.blocks.ip.xilinx.vc707axi_to_pcie_x1.{VC707AXIToPCIeX1, VC707AXIToPCIeX1IOClocksReset, VC707AXIToPCIeX1IOSerial}
11 import sifive.blocks.ip.xilinx.ibufds_gte2.IBUFDS_GTE2
12
13 class XilinxVC707PCIeX1Pads extends Bundle with VC707AXIToPCIeX1IOSerial
14
15 class XilinxVC707PCIeX1IO extends Bundle with VC707AXIToPCIeX1IOSerial
16 with VC707AXIToPCIeX1IOClocksReset {
17 val axi_ctl_aresetn = Bool(INPUT)
18 val REFCLK_rxp = Bool(INPUT)
19 val REFCLK_rxn = Bool(INPUT)
20 }
21
22 class XilinxVC707PCIeX1(implicit p: Parameters) extends LazyModule {
23 val slave = TLInputNode()
24 val control = TLInputNode()
25 val master = TLOutputNode()
26 val intnode = IntOutputNode()
27
28 val axi_to_pcie_x1 = LazyModule(new VC707AXIToPCIeX1)
29
30 axi_to_pcie_x1.slave :=
31 AXI4Buffer()(
32 AXI4UserYanker()(
33 AXI4Deinterleaver(p(coreplex.CacheBlockBytes))(
34 AXI4IdIndexer(idBits=4)(
35 TLToAXI4(beatBytes=8)(
36 slave)))))
37
38 axi_to_pcie_x1.control :=
39 AXI4Buffer()(
40 AXI4UserYanker()(
41 AXI4Fragmenter()(
42 AXI4IdIndexer(idBits=0)(
43 TLToAXI4(beatBytes=4)(
44 control)))))
45
46 master :=
47 TLWidthWidget(8)(
48 AXI4ToTL()(
49 AXI4UserYanker(capMaxFlight=Some(8))(
50 AXI4Fragmenter()(
51 AXI4IdIndexer(idBits=0)(
52 axi_to_pcie_x1.master)))))
53
54 intnode := axi_to_pcie_x1.intnode
55
56 lazy val module = new LazyModuleImp(this) {
57 val io = new Bundle {
58 val port = new XilinxVC707PCIeX1IO
59 val slave_in = slave.bundleIn
60 val control_in = control.bundleIn
61 val master_out = master.bundleOut
62 val interrupt = intnode.bundleOut
63 }
64
65 io.port <> axi_to_pcie_x1.module.io.port
66
67 //PCIe Reference Clock
68 val ibufds_gte2 = Module(new IBUFDS_GTE2)
69 axi_to_pcie_x1.module.io.REFCLK := ibufds_gte2.io.O
70 ibufds_gte2.io.CEB := UInt(0)
71 ibufds_gte2.io.I := io.port.REFCLK_rxp
72 ibufds_gte2.io.IB := io.port.REFCLK_rxn
73 }
74 }