[xcc, sim, pk, opcodes] new instruction encoding!
[riscv-isa-sim.git] / riscv / insns / sllw.h
1 RD = sext32(RS1 << (RS2 & 0x1F));