[xcc, sim, pk, opcodes] new instruction encoding!
[riscv-isa-sim.git] / riscv / insns / sub.h
1 require64;
2 RD = RS1 - RS2;