#input [31:0] memory_interface_fetch_data,
self.memory_interface_fetch_data = Signal(32)
self.memory_interface_fetch_valid = Signal()
- input `fetch_action fetch_action,
- input [31:0] target_pc,
+ self.fetch_action = Signal(fetch_action)
+ self.target_pc = Signal(32)
self.output_pc = Signal(32, reset=reset_vector)
self.output_instruction = Signal(32)
- output reg `fetch_output_state output_state
+ self.output_state = Signal(fetch_output_state,
+ reset=fetch_output_state_empty)
self.comb += [
self.cd_sys.clk.eq(self.clk),
fetch_pc = Signal(32, reset=reset_vector)
- self.sync += output_pc.eq((fetch_action == `fetch_action_wait) ? output_pc : fetch_pc);
+ self.sync += If(fetch_action != fetch_action_wait,
+ output_pc.eq(fetch_pc))
memory_interface_fetch_address = fetch_pc[2:]
initial output_pc <= reset_vector;
initial output_state <= `fetch_output_state_empty;
- delayed_instruction = Signal(32, reset=0);
- delayed_instruction_valid = Signal(reset=0);
+ delayed_instruction = Signal(32, reset=0)
+ delayed_instruction_valid = Signal(reset=0)
self.sync += delayed_instruction.eq(output_instruction)
self.sync += output_state.eq(fetch_output_state_empty)
- self.comb += output_instruction.eq(delayed_instruction_valid ? delayed_instruction : memory_interface_fetch_data)
+ self.comb += If(delayed_instruction_valid,
+ output_instruction.eq(delayed_instruction)
+ ).Else(
+ output_instruction.eq(memory_interface_fetch_data)
+ )
- self.sync += delayed_instruction_valid.eq(fetch_action == `fetch_action_wait)
+ self.sync += delayed_instruction_valid.eq(fetch_action ==
+ fetch_action_wait)
fc = {
fetch_action_ack_trap:
),
fetch_action_fence:
[ fetch_pc.eq(output_pc + 4),
- output_state.eq(fetch_output_state_empty)],
+ output_state.eq(fetch_output_state_empty)
+ ],
fetch_action_jump:
[ fetch_pc.eq(target_pc),
- output_state.eq(fetch_output_state_empty)],
+ output_state.eq(fetch_output_state_empty)
+ ],
fetch_action_error_trap,
[fetch_pc.eq(mtvec),
- output_state.eq(fetch_output_state_empty)],
+ output_state.eq(fetch_output_state_empty)
+ ],
fetch_action_wait:
[fetch_pc.eq(fetch_pc),
- output_state.eq(fetch_output_state_valid)]
+ output_state.eq(fetch_output_state_valid)
+ ]
}
fc[fetch_action_default] = fc[fetch_action_ack_trap]
fc[fetch_action_noerror_trap] = fc[fetch_action_error_trap]
- self.comb += Case(fetch_action, fc).makedefault(fetch_action_default)
+ self.sync += Case(fetch_action, fc).makedefault(fetch_action_default)