output cell mux peripheral side
[pinmux.git] / src / bsv / pinmux_generator.py
1 # ================================== Steps to add peripherals ============
2 # Step-1: create interface declaration for the peripheral to be added.
3 # Remember these are interfaces defined for the pinmux and hence
4 # will be opposite to those defined at the peripheral.
5 # For eg. the output TX from the UART will be input (method Action)
6 # for the pinmux.
7 # These changes will have to be done in interface_decl.py
8 # Step-2 define the wires that will be required to transfer data from the
9 # peripheral interface to the IO cell and vice-versa. Create a
10 # mkDWire for each input/output between the peripheral and the
11 # pinmux. Also create an implicit wire of GenericIOType for each cell
12 # that can be connected to a each bit from the peripheral.
13 # These changes will have to be done in wire_def.py
14 # Step-3: create the definitions for each of the methods defined above.
15 # These changes will have to be done in interface_decl.py
16 # ========================================================================
17
18 # default module imports
19 import shutil
20 import os
21 import os.path
22 import time
23
24 # project module imports
25 from bsv.interface_decl import Interfaces, mux_interface, io_interface
26 from parse import Parse
27 from bsv.actual_pinmux import init
28 from bsv.bus_transactors import axi4_lite
29
30 copyright = '''
31 /*
32 This BSV file has been generated by the PinMux tool available at:
33 https://bitbucket.org/casl/pinmux.
34
35 Authors: Neel Gala, Luke
36 Date of generation: ''' + time.strftime("%c") + '''
37 */
38 '''
39 header = copyright + '''
40 package pinmux;
41
42 import GetPut::*;
43 import Vector::*;
44
45 '''
46 footer = '''
47 endmodule
48 endpackage
49 '''
50
51
52 def pinmuxgen(pth=None, verify=True):
53 """ populating the file with the code
54 """
55
56 p = Parse(pth, verify)
57 iocells = Interfaces()
58 iocells.ifaceadd('io', p.N_IO, io_interface, 0)
59 ifaces = Interfaces(pth)
60 #ifaces.ifaceadd('io', p.N_IO, io_interface, 0)
61 init(p, ifaces)
62
63 bp = 'bsv_src'
64 if pth:
65 bp = os.path.join(pth, bp)
66 if not os.path.exists(bp):
67 os.makedirs(bp)
68 bl = os.path.join(bp, 'bsv_lib')
69 if not os.path.exists(bl):
70 os.makedirs(bl)
71
72 cwd = os.path.split(__file__)[0]
73
74 # copy over template and library files
75 shutil.copyfile(os.path.join(cwd, 'Makefile.template'),
76 os.path.join(bp, 'Makefile'))
77 cwd = os.path.join(cwd, 'bsv_lib')
78 for fname in []:
79 shutil.copyfile(os.path.join(cwd, fname),
80 os.path.join(bl, fname))
81
82 bus = os.path.join(bp, 'busenable.bsv')
83 pmp = os.path.join(bp, 'pinmux.bsv')
84 bvp = os.path.join(bp, 'bus.bsv')
85 idef = os.path.join(bp, 'instance_defines.bsv')
86 slow = os.path.join(bp, 'slow_peripherals.bsv')
87 slowt = os.path.join(cwd, 'slow_peripherals_template.bsv')
88 slowmf = os.path.join(bp, 'slow_memory_map.bsv')
89 slowmt = os.path.join(cwd, 'slow_tuple2_template.bsv')
90 fastmf = os.path.join(bp, 'fast_memory_map.bsv')
91 fastmt = os.path.join(cwd, 'fast_tuple2_template.bsv')
92 soc = os.path.join(bp, 'socgen.bsv')
93 soct = os.path.join(cwd, 'soc_template.bsv')
94
95 write_pmp(pmp, p, ifaces, iocells)
96 write_bvp(bvp, p, ifaces)
97 write_bus(bus, p, ifaces)
98 write_instances(idef, p, ifaces)
99 write_slow(slow, slowt, slowmf, slowmt, p, ifaces, iocells)
100 write_soc(soc, soct, fastmf, fastmt, p, ifaces, iocells)
101
102
103 def write_slow(slow, slowt, slowmf, slowmt, p, ifaces, iocells):
104 """ write out the slow_peripherals.bsv file.
105 joins all the peripherals together into one AXI Lite interface
106 """
107 imports = ifaces.slowimport()
108 ifdecl = ifaces.slowifdeclmux() + '\n' + ifaces.extifdecl()
109 regdef = ifaces.axi_reg_def()
110 slavedecl = ifaces.axi_slave_idx()
111 fnaddrmap = ifaces.axi_addr_map()
112 mkslow = ifaces.mkslow_peripheral()
113 mkcon = ifaces.mk_connection()
114 mkcellcon = ifaces.mk_cellconn()
115 pincon = ifaces.mk_pincon()
116 inst = ifaces.extifinstance()
117 inst2 = ifaces.extifinstance2()
118 mkplic = ifaces.mk_plic()
119 numsloirqs = ifaces.mk_sloirqsdef()
120 ifacedef = ifaces.mk_ext_ifacedef()
121 ifacedef = ifaces.mk_ext_ifacedef()
122 clockcon = ifaces.mk_slowclk_con()
123
124 with open(slow, "w") as bsv_file:
125 with open(slowt) as f:
126 slowt = f.read()
127 bsv_file.write(slowt.format(imports, ifdecl, regdef, slavedecl,
128 fnaddrmap, mkslow, mkcon, mkcellcon,
129 pincon, inst, mkplic,
130 numsloirqs, ifacedef,
131 inst2, clockcon))
132
133 with open(slowmf, "w") as bsv_file:
134 with open(slowmt) as f:
135 slowmt = f.read()
136 bsv_file.write(slowmt.format(regdef, slavedecl, fnaddrmap))
137
138
139 def write_soc(soc, soct, fastmf, fastmt, p, ifaces, iocells):
140 """ write out the soc.bsv file.
141 joins all the peripherals together as AXI Masters
142 """
143 ifaces.fastbusmode = True # side-effects... shouldn't really do this
144
145 imports = ifaces.slowimport()
146 ifdecl = ifaces.fastifdecl()
147 regdef = ifaces.axi_fastmem_def()
148 slavedecl = ifaces.axi_fastslave_idx()
149 mastdecl = ifaces.axi_master_idx()
150 fnaddrmap = ifaces.axi_fastaddr_map()
151 mkfast = ifaces.mkfast_peripheral()
152 mkcon = ifaces.mk_fast_connection()
153 mkmstcon = ifaces.mk_master_connection()
154 mkcellcon = ifaces.mk_cellconn()
155 pincon = ifaces.mk_fast_pincon()
156 inst = ifaces.extfastifinstance()
157 mkplic = ifaces.mk_plic()
158 numsloirqs = ifaces.mk_sloirqsdef()
159 ifacedef = ifaces.mk_ext_ifacedef()
160 dma = ifaces.mk_dma_irq()
161 num_dmachannels = ifaces.num_dmachannels()
162 clockcon = ifaces.mk_fastclk_con()
163
164 with open(soc, "w") as bsv_file:
165 with open(soct) as f:
166 soct = f.read()
167 bsv_file.write(soct.format(imports, ifdecl, mkfast,
168 slavedecl, mastdecl, mkcon,
169 inst, dma, num_dmachannels,
170 pincon, regdef, fnaddrmap,
171 clockcon, mkmstcon,
172 ))
173
174 with open(fastmf, "w") as bsv_file:
175 with open(fastmt) as f:
176 fastmt = f.read()
177 bsv_file.write(fastmt.format(regdef, slavedecl, mastdecl, fnaddrmap))
178
179
180 def write_bus(bus, p, ifaces):
181 # package and interface declaration followed by
182 # the generic io_cell definition
183 with open(bus, "w") as bsv_file:
184 ifaces.busfmt(bsv_file)
185
186
187 def write_pmp(pmp, p, ifaces, iocells):
188 # package and interface declaration followed by
189 # the generic io_cell definition
190 with open(pmp, "w") as bsv_file:
191 bsv_file.write(header)
192
193 bwid_template = 'Bit#(%d)'
194 bsv_file.write('''\
195 (*always_ready,always_enabled*)
196 interface MuxSelectionLines;
197
198 // declare the method which will capture the user pin-mux
199 // selection values.The width of the input is dependent on the number
200 // of muxes happening per IO. For now we have a generalized width
201 // where each IO will have the same number of muxes.''')
202
203 for cell in p.muxed_cells:
204 cellnum = cell[0]
205 cell_bit_width = bwid_template % p.get_muxwidth(cellnum)
206 bsv_file.write(mux_interface.ifacefmt(cellnum, cell_bit_width))
207
208 bsv_file.write("\n endinterface\n")
209
210 bsv_file.write('''
211
212 interface IOCellSide;
213 // declare the interface to the IO cells.
214 // Each IO cell will have 1 input field (output from pin mux)
215 // and an output and out-enable field (input to pinmux)''')
216
217 # == create method definitions for all iocell interfaces ==#
218 iocells.ifacefmt(bsv_file)
219
220 # ===== finish interface definition and start module definition=======
221 bsv_file.write("\n endinterface\n")
222
223 ifaces.ifacepfmt(bsv_file)
224 # ===== io cell definition =======
225 bsv_file.write('''
226 (*always_ready,always_enabled*)
227 interface PeripheralSide;
228 // declare the interface to the peripherals
229 // Each peripheral's function will be either an input, output
230 // or be bi-directional. an input field will be an output from the
231 // peripheral and an output field will be an input to the peripheral.
232 // Bi-directional functions also have an output-enable (which
233 // again comes *in* from the peripheral)''')
234 # ==============================================================
235
236 # == create method definitions for all peripheral interfaces ==#
237 ifaces.ifacefmt2(bsv_file)
238 bsv_file.write("\n endinterface\n")
239
240 # ===== finish interface definition and start module definition=======
241 bsv_file.write('''
242
243 interface Ifc_pinmux;
244 // this interface controls how each IO cell is routed. setting
245 // any given IO cell's mux control value will result in redirection
246 // of not just the input or output to different peripheral functions
247 // but also the *direction* control - if appropriate - as well.
248 interface MuxSelectionLines mux_lines;
249
250 // this interface contains the inputs, outputs and direction-control
251 // lines for all peripherals. GPIO is considered to also be just
252 // a peripheral because it also has in, out and direction-control.
253 interface PeripheralSide peripheral_side;
254
255 // this interface is to be linked to the individual IO cells.
256 // if looking at a "non-muxed" GPIO design, basically the
257 // IO cell input, output and direction-control wires are cut
258 // (giving six pairs of dangling wires, named left and right)
259 // these iocells are routed in their place on one side ("left")
260 // and the matching *GPIO* peripheral interfaces in/out/dir
261 // connect to the OTHER side ("right"). the result is that
262 // the muxer settings end up controlling the routing of where
263 // the I/O from the IOcell actually goes.
264 interface IOCellSide iocell_side;
265 endinterface
266
267 (*synthesize*)
268 module mkpinmux(Ifc_pinmux);
269 ''')
270 # ====================================================================
271
272 # ======================= create wire and registers =================#
273 bsv_file.write('''
274 // the followins wires capture the pin-mux selection
275 // values for each mux assigned to a CELL
276 ''')
277 for cell in p.muxed_cells:
278 bsv_file.write(mux_interface.wirefmt(
279 cell[0], cell_bit_width))
280
281 iocells.wirefmt(bsv_file)
282 ifaces.wirefmt(bsv_file)
283
284 bsv_file.write("\n")
285 # ====================================================================
286 # ========================= Actual pinmuxing ========================#
287 bsv_file.write('''
288 /*====== This where the muxing starts for each io-cell======*/
289 Wire#(Bit#(1)) val0<-mkDWire(0); // need a zero
290 ''')
291 bsv_file.write(p.pinmux)
292 bsv_file.write('''
293 /*============================================================*/
294 ''')
295 # ====================================================================
296 # ================= interface definitions for each method =============#
297 bsv_file.write('''
298 interface mux_lines = interface MuxSelectionLines
299 ''')
300 for cell in p.muxed_cells:
301 bsv_file.write(
302 mux_interface.ifacedef(
303 cell[0], cell_bit_width))
304 bsv_file.write("\n endinterface;")
305
306 bsv_file.write('''
307
308 interface iocell_side = interface IOCellSide
309 ''')
310 iocells.ifacedef(bsv_file)
311 bsv_file.write("\n endinterface;")
312
313 bsv_file.write('''
314
315 interface peripheral_side = interface PeripheralSide
316 ''')
317 ifaces.ifacedef2(bsv_file)
318 bsv_file.write("\n endinterface;")
319
320 bsv_file.write(footer)
321 print("BSV file successfully generated: bsv_src/pinmux.bsv")
322 # ======================================================================
323
324
325 def write_bvp(bvp, p, ifaces):
326 # ######## Generate bus transactors ################
327 gpiocfg = '\t\tinterface GPIO_config#({4}) bank{3}_config;\n' \
328 '\t\tinterface AXI4_Lite_Slave_IFC#({0},{1},{2}) bank{3}_slave;'
329 muxcfg = '\t\tinterface MUX_config#({4}) muxb{3}_config;\n' \
330 '\t\tinterface AXI4_Lite_Slave_IFC#({0},{1},{2}) muxb{3}_slave;'
331
332 gpiodec = '\tGPIO#({0}) mygpio{1} <- mkgpio();'
333 muxdec = '\tMUX#({0}) mymux{1} <- mkmux();'
334 gpioifc = '\tinterface bank{0}_config=mygpio{0}.pad_config;\n' \
335 '\tinterface bank{0}_slave=mygpio{0}.axi_slave;'
336 muxifc = '\tinterface muxb{0}_config=mymux{0}.mux_config;\n' \
337 '\tinterface muxb{0}_slave=mymux{0}.axi_slave;'
338 with open(bvp, 'w') as bsv_file:
339 # assume here that all muxes have a 1:1 gpio
340 cfg = []
341 decl = []
342 idec = []
343 iks = sorted(ifaces.keys())
344 for iname in iks:
345 if not iname.startswith('gpio'): # TODO: declare other interfaces
346 continue
347 bank = iname[4:]
348 ifc = ifaces[iname]
349 npins = len(ifc.pinspecs)
350 cfg.append(gpiocfg.format(p.ADDR_WIDTH, p.DATA_WIDTH,
351 0, # USERSPACE
352 bank, npins))
353 cfg.append(muxcfg.format(p.ADDR_WIDTH, p.DATA_WIDTH,
354 0, # USERSPACE
355 bank, npins))
356 decl.append(gpiodec.format(npins, bank))
357 decl.append(muxdec .format(npins, bank))
358 idec.append(gpioifc.format(bank))
359 idec.append(muxifc.format(bank))
360 print dir(ifaces)
361 print ifaces.items()
362 print dir(ifaces['gpioa'])
363 print ifaces['gpioa'].pinspecs
364 gpiodecl = '\n'.join(decl) + '\n' + '\n'.join(idec)
365 gpiocfg = '\n'.join(cfg)
366 bsv_file.write(axi4_lite.format(gpiodecl, gpiocfg))
367 # ##################################################
368
369
370 def write_instances(idef, p, ifaces):
371 with open(idef, 'w') as bsv_file:
372 txt = '''\
373 `define ADDR {0}
374 `define PADDR {2}
375 `define DATA {1}
376 `define Reg_width {1}
377 `define USERSPACE 0
378 `define RV64
379
380 // TODO: work out if these are needed
381 `define PWM_AXI4Lite
382 `define PRFDEPTH 6
383 `define VADDR 39
384 `define DCACHE_BLOCK_SIZE 4
385 `define DCACHE_WORD_SIZE 8
386 `define PERFMONITORS 64
387 `define DCACHE_WAYS 4
388 `define DCACHE_TAG_BITS 20 // tag_bits = 52
389
390 // CLINT
391 `define ClintBase 'h02000000
392 `define ClintEnd 'h020BFFFF
393
394 `define PLIC
395 `define PLICBase 'h0c000000
396 `define PLICEnd 'h10000000
397 `define INTERRUPT_PINS 64
398
399 `define BAUD_RATE 130
400 `ifdef simulate
401 `define BAUD_RATE 5 //130 //
402 `endif
403 '''
404 bsv_file.write(txt.format(p.ADDR_WIDTH,
405 p.DATA_WIDTH,
406 p.PADDR_WIDTH))