rename sys_clk to sys_pllclk - conflict with litex
authorLuke Kenneth Casson Leighton <lkcl@lkcl.net>
Wed, 9 Jun 2021 15:07:02 +0000 (16:07 +0100)
committerLuke Kenneth Casson Leighton <lkcl@lkcl.net>
Wed, 9 Jun 2021 15:07:02 +0000 (16:07 +0100)
src/spec/ls180.py
src/spec/pinfunctions.py

index 737039d3a9fab6f9fcfd5d8ce0e6d48dce05ca37..d0393eabf4bee6d0e4adef28cf92fb49c5d1918b 100644 (file)
@@ -206,7 +206,7 @@ def pinparse(psp, pinspec):
         # SYS
         elif name.startswith('sys'):
             domain = 'SYS'
-            if name == 'sys_clk':
+            if name == 'sys_pllclk':
                 pad = ["p_"+name, name, name]
             elif name == 'sys_rst':
                 #name = 'p_sys_rst_1'
index d30bc03d1f9ad204a0eb200f677409db4775da65..d93f82a9769d3b46241621b878ae9c4f6c766445 100644 (file)
@@ -285,7 +285,7 @@ def vdd(suffix, bank):
     return (RangePin("-"), [], None)
 
 def sys(suffix, bank):
-    return (['CLK-',                       # incoming clock (to PLL)
+    return (['PLLCLK-',                       # incoming clock (to PLL)
              'PLLSELA0-', 'PLLSELA1-',     # PLL divider-selector
              'PLLTESTOUT+',                # divided-output (for testing)
              'PLLVCOUT+',                  # PLL VCO analog out (for testing)