132f81da3c25e16627427d1e085918b2e765cab0
[riscv-isa-sim.git] / riscv / encoding.h
1 // See LICENSE for license details.
2
3 #ifndef RISCV_CSR_ENCODING_H
4 #define RISCV_CSR_ENCODING_H
5
6 #define MSTATUS_SSIP 0x00000002
7 #define MSTATUS_HSIP 0x00000004
8 #define MSTATUS_MSIP 0x00000008
9 #define MSTATUS_IE 0x00000010
10 #define MSTATUS_PRV 0x00000060
11 #define MSTATUS_IE1 0x00000080
12 #define MSTATUS_PRV1 0x00000300
13 #define MSTATUS_IE2 0x00000400
14 #define MSTATUS_PRV2 0x00001800
15 #define MSTATUS_IE3 0x00002000
16 #define MSTATUS_PRV3 0x0000C000
17 #define MSTATUS_MPRV 0x00030000
18 #define MSTATUS_VM 0x00780000
19 #define MSTATUS_STIE 0x01000000
20 #define MSTATUS_HTIE 0x02000000
21 #define MSTATUS_MTIE 0x04000000
22 #define MSTATUS_FS 0x18000000
23 #define MSTATUS_XS 0x60000000
24 #define MSTATUS32_SD 0x80000000
25 #define MSTATUS64_UA 0x0000000F00000000
26 #define MSTATUS64_SA 0x000000F000000000
27 #define MSTATUS64_HA 0x00000F0000000000
28 #define MSTATUS64_SD 0x8000000000000000
29
30 #define SSTATUS_SIP 0x00000002
31 #define SSTATUS_IE 0x00000010
32 #define SSTATUS_PIE 0x00000080
33 #define SSTATUS_PS 0x00000100
34 #define SSTATUS_UA 0x000F0000
35 #define SSTATUS_TIE 0x01000000
36 #define SSTATUS_TIP 0x04000000
37 #define SSTATUS_FS 0x18000000
38 #define SSTATUS_XS 0x60000000
39 #define SSTATUS32_SD 0x80000000
40 #define SSTATUS64_SD 0x8000000000000000
41
42 #define PRV_U 0
43 #define PRV_S 1
44 #define PRV_H 2
45 #define PRV_M 3
46
47 #define VM_MBARE 0
48 #define VM_MBB 1
49 #define VM_MBBID 2
50 #define VM_SV32 4
51 #define VM_SV43 5
52
53 #define UA_RV32 0
54 #define UA_RV64 4
55 #define UA_RV128 8
56
57 #define IRQ_TIMER 0
58 #define IRQ_IPI 1
59 #define IRQ_HOST 2
60 #define IRQ_COP 3
61
62 #define IMPL_SPIKE 1
63 #define IMPL_ROCKET 2
64
65 // page table entry (PTE) fields
66 #define PTE_TYPE 0x007
67 #define PTE_PERM 0x018
68 #define PTE_G 0x020 // Global
69 #define PTE_R 0x040 // Referenced
70 #define PTE_D 0x080 // Dirty
71 #define PTE_SOFT 0x300 // Reserved for Software
72 #define PTE_PPN_SHIFT 10
73 #define PTE_TYPE_INVALID 0
74 #define PTE_TYPE_TABLE 1
75 #define PTE_TYPE_U 2
76 #define PTE_TYPE_S 3
77 #define PTE_TYPE_US 4
78 #define PTE_TYPE_US_SR 4
79 #define PTE_TYPE_US_SRW 5
80 #define PTE_TYPE_US_SRX 6
81 #define PTE_TYPE_US_SRWX 7
82
83 #define PROT_TO_PERM(PROT) ((((PROT) & PROT_EXEC) ? 2 : 0) | (((PROT) & PROT_WRITE) ? 1 : 0))
84 #define PTE_CREATE(PPN, PERM_U, PERM_S) \
85 (((PPN) << PTE_PPN_SHIFT) | (PROT_TO_PERM(PERM_U) << 3) | \
86 ((PERM_U) && (PERM_S) ? (PTE_TYPE_US | PROT_TO_PERM(PERM_S)) : \
87 (PERM_S) ? (PTE_TYPE_S | (PROT_TO_PERM(PERM_S) << 3)) : \
88 (PERM_U) ? PTE_TYPE_U : 0))
89
90 #define PTE_UR(PTE) ((0xF4F4F4F4U >> ((PTE) & 0x1f)) & 1)
91 #define PTE_UW(PTE) ((0xF400F400U >> ((PTE) & 0x1f)) & 1)
92 #define PTE_UX(PTE) ((0xF4F40000U >> ((PTE) & 0x1f)) & 1)
93 #define PTE_SR(PTE) ((0xF8F8F8F8U >> ((PTE) & 0x1f)) & 1)
94 #define PTE_SW(PTE) ((0xA8A0A8A0U >> ((PTE) & 0x1f)) & 1)
95 #define PTE_SX(PTE) ((0xC8C8C0C0U >> ((PTE) & 0x1f)) & 1)
96 #define PTE_CHECK_PERM(PTE, SUPERVISOR, WRITE, EXEC) \
97 ((SUPERVISOR) ? ((WRITE) ? PTE_SW(PTE) : (EXEC) ? PTE_SX(PTE) : PTE_SR(PTE)) \
98 : ((WRITE) ? PTE_UW(PTE) : (EXEC) ? PTE_UX(PTE) : PTE_UR(PTE)))
99
100 #ifdef __riscv
101
102 #ifdef __riscv64
103 # define MSTATUS_UA MSTATUS64_UA
104 # define MSTATUS_SA MSTATUS64_SA
105 # define MSTATUS_HA MSTATUS64_HA
106 # define MSTATUS_SD MSTATUS64_SD
107 # define SSTATUS_SD SSTATUS64_SD
108 # define RISCV_PGLEVELS 3 /* Sv39 */
109 # define RISCV_PGLEVEL_BITS 9
110 #else
111 # define MSTATUS_SD MSTATUS32_SD
112 # define SSTATUS_SD SSTATUS32_SD
113 # define RISCV_PGLEVELS 2 /* Sv32 */
114 # define RISCV_PGLEVEL_BITS 10
115 #endif
116 #define RISCV_PGSHIFT 12
117 #define RISCV_PGSIZE (1 << RISCV_PGSHIFT)
118
119 #ifndef __ASSEMBLER__
120
121 #ifdef __GNUC__
122
123 #define read_csr(reg) ({ unsigned long __tmp; \
124 asm volatile ("csrr %0, " #reg : "=r"(__tmp)); \
125 __tmp; })
126
127 #define write_csr(reg, val) \
128 asm volatile ("csrw " #reg ", %0" :: "r"(val))
129
130 #define swap_csr(reg, val) ({ long __tmp; \
131 asm volatile ("csrrw %0, " #reg ", %1" : "=r"(__tmp) : "r"(val)); \
132 __tmp; })
133
134 #define set_csr(reg, bit) ({ unsigned long __tmp; \
135 if (__builtin_constant_p(bit) && (bit) < 32) \
136 asm volatile ("csrrs %0, " #reg ", %1" : "=r"(__tmp) : "i"(bit)); \
137 else \
138 asm volatile ("csrrs %0, " #reg ", %1" : "=r"(__tmp) : "r"(bit)); \
139 __tmp; })
140
141 #define clear_csr(reg, bit) ({ unsigned long __tmp; \
142 if (__builtin_constant_p(bit) && (bit) < 32) \
143 asm volatile ("csrrc %0, " #reg ", %1" : "=r"(__tmp) : "i"(bit)); \
144 else \
145 asm volatile ("csrrc %0, " #reg ", %1" : "=r"(__tmp) : "r"(bit)); \
146 __tmp; })
147
148 #define rdtime() read_csr(time)
149 #define rdcycle() read_csr(cycle)
150 #define rdinstret() read_csr(instret)
151
152 #endif
153
154 #endif
155
156 #endif
157
158 #endif
159 /* Automatically generated by parse-opcodes */
160 #ifndef RISCV_ENCODING_H
161 #define RISCV_ENCODING_H
162 #define MATCH_FMV_S_X 0xf0000053
163 #define MASK_FMV_S_X 0xfff0707f
164 #define MATCH_AMOXOR_W 0x2000202f
165 #define MASK_AMOXOR_W 0xf800707f
166 #define MATCH_REMUW 0x200703b
167 #define MASK_REMUW 0xfe00707f
168 #define MATCH_FMIN_D 0x2a000053
169 #define MASK_FMIN_D 0xfe00707f
170 #define MATCH_AMOMAX_D 0xa000302f
171 #define MASK_AMOMAX_D 0xf800707f
172 #define MATCH_BLTU 0x6063
173 #define MASK_BLTU 0x707f
174 #define MATCH_FSGNJN_D 0x22001053
175 #define MASK_FSGNJN_D 0xfe00707f
176 #define MATCH_FMIN_S 0x28000053
177 #define MASK_FMIN_S 0xfe00707f
178 #define MATCH_CSRRW 0x1073
179 #define MASK_CSRRW 0x707f
180 #define MATCH_SLLIW 0x101b
181 #define MASK_SLLIW 0xfe00707f
182 #define MATCH_LB 0x3
183 #define MASK_LB 0x707f
184 #define MATCH_FMAX_S 0x28001053
185 #define MASK_FMAX_S 0xfe00707f
186 #define MATCH_LH 0x1003
187 #define MASK_LH 0x707f
188 #define MATCH_FCVT_D_W 0xd2000053
189 #define MASK_FCVT_D_W 0xfff0007f
190 #define MATCH_LW 0x2003
191 #define MASK_LW 0x707f
192 #define MATCH_ADD 0x33
193 #define MASK_ADD 0xfe00707f
194 #define MATCH_CSRRC 0x3073
195 #define MASK_CSRRC 0x707f
196 #define MATCH_FMAX_D 0x2a001053
197 #define MASK_FMAX_D 0xfe00707f
198 #define MATCH_BNE 0x1063
199 #define MASK_BNE 0x707f
200 #define MATCH_FCVT_S_D 0x40100053
201 #define MASK_FCVT_S_D 0xfff0007f
202 #define MATCH_BGEU 0x7063
203 #define MASK_BGEU 0x707f
204 #define MATCH_FADD_D 0x2000053
205 #define MASK_FADD_D 0xfe00007f
206 #define MATCH_SLTIU 0x3013
207 #define MASK_SLTIU 0x707f
208 #define MATCH_FADD_S 0x53
209 #define MASK_FADD_S 0xfe00007f
210 #define MATCH_FCLASS_D 0xe2001053
211 #define MASK_FCLASS_D 0xfff0707f
212 #define MATCH_FCVT_S_W 0xd0000053
213 #define MASK_FCVT_S_W 0xfff0007f
214 #define MATCH_MUL 0x2000033
215 #define MASK_MUL 0xfe00707f
216 #define MATCH_AMOMINU_D 0xc000302f
217 #define MASK_AMOMINU_D 0xf800707f
218 #define MATCH_FCVT_S_LU 0xd0300053
219 #define MASK_FCVT_S_LU 0xfff0007f
220 #define MATCH_SRLI 0x5013
221 #define MASK_SRLI 0xfc00707f
222 #define MATCH_AMOMINU_W 0xc000202f
223 #define MASK_AMOMINU_W 0xf800707f
224 #define MATCH_DIVUW 0x200503b
225 #define MASK_DIVUW 0xfe00707f
226 #define MATCH_MULW 0x200003b
227 #define MASK_MULW 0xfe00707f
228 #define MATCH_SRLW 0x503b
229 #define MASK_SRLW 0xfe00707f
230 #define MATCH_DIV 0x2004033
231 #define MASK_DIV 0xfe00707f
232 #define MATCH_FDIV_D 0x1a000053
233 #define MASK_FDIV_D 0xfe00007f
234 #define MATCH_FENCE 0xf
235 #define MASK_FENCE 0x707f
236 #define MATCH_FNMSUB_S 0x4b
237 #define MASK_FNMSUB_S 0x600007f
238 #define MATCH_FCVT_L_S 0xc0200053
239 #define MASK_FCVT_L_S 0xfff0007f
240 #define MATCH_SBREAK 0x100073
241 #define MASK_SBREAK 0xffffffff
242 #define MATCH_FLE_S 0xa0000053
243 #define MASK_FLE_S 0xfe00707f
244 #define MATCH_FDIV_S 0x18000053
245 #define MASK_FDIV_S 0xfe00007f
246 #define MATCH_FLE_D 0xa2000053
247 #define MASK_FLE_D 0xfe00707f
248 #define MATCH_FENCE_I 0x100f
249 #define MASK_FENCE_I 0x707f
250 #define MATCH_FNMSUB_D 0x200004b
251 #define MASK_FNMSUB_D 0x600007f
252 #define MATCH_ADDW 0x3b
253 #define MASK_ADDW 0xfe00707f
254 #define MATCH_SLL 0x1033
255 #define MASK_SLL 0xfe00707f
256 #define MATCH_XOR 0x4033
257 #define MASK_XOR 0xfe00707f
258 #define MATCH_SUB 0x40000033
259 #define MASK_SUB 0xfe00707f
260 #define MATCH_BLT 0x4063
261 #define MASK_BLT 0x707f
262 #define MATCH_SCALL 0x73
263 #define MASK_SCALL 0xffffffff
264 #define MATCH_FCLASS_S 0xe0001053
265 #define MASK_FCLASS_S 0xfff0707f
266 #define MATCH_SFENCE_VM 0x10100073
267 #define MASK_SFENCE_VM 0xfff07fff
268 #define MATCH_SC_W 0x1800202f
269 #define MASK_SC_W 0xf800707f
270 #define MATCH_REM 0x2006033
271 #define MASK_REM 0xfe00707f
272 #define MATCH_SRLIW 0x501b
273 #define MASK_SRLIW 0xfe00707f
274 #define MATCH_LUI 0x37
275 #define MASK_LUI 0x7f
276 #define MATCH_CSRRCI 0x7073
277 #define MASK_CSRRCI 0x707f
278 #define MATCH_ADDI 0x13
279 #define MASK_ADDI 0x707f
280 #define MATCH_MULH 0x2001033
281 #define MASK_MULH 0xfe00707f
282 #define MATCH_FMUL_S 0x10000053
283 #define MASK_FMUL_S 0xfe00007f
284 #define MATCH_CSRRSI 0x6073
285 #define MASK_CSRRSI 0x707f
286 #define MATCH_SRAI 0x40005013
287 #define MASK_SRAI 0xfc00707f
288 #define MATCH_AMOAND_D 0x6000302f
289 #define MASK_AMOAND_D 0xf800707f
290 #define MATCH_FLT_D 0xa2001053
291 #define MASK_FLT_D 0xfe00707f
292 #define MATCH_SRAW 0x4000503b
293 #define MASK_SRAW 0xfe00707f
294 #define MATCH_FMUL_D 0x12000053
295 #define MASK_FMUL_D 0xfe00007f
296 #define MATCH_LD 0x3003
297 #define MASK_LD 0x707f
298 #define MATCH_ORI 0x6013
299 #define MASK_ORI 0x707f
300 #define MATCH_CSRRS 0x2073
301 #define MASK_CSRRS 0x707f
302 #define MATCH_FLT_S 0xa0001053
303 #define MASK_FLT_S 0xfe00707f
304 #define MATCH_ADDIW 0x1b
305 #define MASK_ADDIW 0x707f
306 #define MATCH_AMOAND_W 0x6000202f
307 #define MASK_AMOAND_W 0xf800707f
308 #define MATCH_FEQ_S 0xa0002053
309 #define MASK_FEQ_S 0xfe00707f
310 #define MATCH_FSGNJX_D 0x22002053
311 #define MASK_FSGNJX_D 0xfe00707f
312 #define MATCH_SRA 0x40005033
313 #define MASK_SRA 0xfe00707f
314 #define MATCH_BGE 0x5063
315 #define MASK_BGE 0x707f
316 #define MATCH_SRAIW 0x4000501b
317 #define MASK_SRAIW 0xfe00707f
318 #define MATCH_SRL 0x5033
319 #define MASK_SRL 0xfe00707f
320 #define MATCH_FSUB_D 0xa000053
321 #define MASK_FSUB_D 0xfe00007f
322 #define MATCH_FSGNJX_S 0x20002053
323 #define MASK_FSGNJX_S 0xfe00707f
324 #define MATCH_MRTS 0x30500073
325 #define MASK_MRTS 0xffffffff
326 #define MATCH_FEQ_D 0xa2002053
327 #define MASK_FEQ_D 0xfe00707f
328 #define MATCH_FCVT_D_WU 0xd2100053
329 #define MASK_FCVT_D_WU 0xfff0007f
330 #define MATCH_OR 0x6033
331 #define MASK_OR 0xfe00707f
332 #define MATCH_FCVT_WU_D 0xc2100053
333 #define MASK_FCVT_WU_D 0xfff0007f
334 #define MATCH_SUBW 0x4000003b
335 #define MASK_SUBW 0xfe00707f
336 #define MATCH_FCVT_D_L 0xd2200053
337 #define MASK_FCVT_D_L 0xfff0007f
338 #define MATCH_AMOMAXU_D 0xe000302f
339 #define MASK_AMOMAXU_D 0xf800707f
340 #define MATCH_XORI 0x4013
341 #define MASK_XORI 0x707f
342 #define MATCH_AMOXOR_D 0x2000302f
343 #define MASK_AMOXOR_D 0xf800707f
344 #define MATCH_AMOMAXU_W 0xe000202f
345 #define MASK_AMOMAXU_W 0xf800707f
346 #define MATCH_FCVT_WU_S 0xc0100053
347 #define MASK_FCVT_WU_S 0xfff0007f
348 #define MATCH_ANDI 0x7013
349 #define MASK_ANDI 0x707f
350 #define MATCH_FMV_X_S 0xe0000053
351 #define MASK_FMV_X_S 0xfff0707f
352 #define MATCH_SRET 0x10000073
353 #define MASK_SRET 0xffffffff
354 #define MATCH_FNMADD_S 0x4f
355 #define MASK_FNMADD_S 0x600007f
356 #define MATCH_JAL 0x6f
357 #define MASK_JAL 0x7f
358 #define MATCH_LWU 0x6003
359 #define MASK_LWU 0x707f
360 #define MATCH_FMV_X_D 0xe2000053
361 #define MASK_FMV_X_D 0xfff0707f
362 #define MATCH_FCVT_D_S 0x42000053
363 #define MASK_FCVT_D_S 0xfff0007f
364 #define MATCH_FNMADD_D 0x200004f
365 #define MASK_FNMADD_D 0x600007f
366 #define MATCH_AMOADD_D 0x302f
367 #define MASK_AMOADD_D 0xf800707f
368 #define MATCH_LR_D 0x1000302f
369 #define MASK_LR_D 0xf9f0707f
370 #define MATCH_FCVT_W_S 0xc0000053
371 #define MASK_FCVT_W_S 0xfff0007f
372 #define MATCH_MULHSU 0x2002033
373 #define MASK_MULHSU 0xfe00707f
374 #define MATCH_AMOADD_W 0x202f
375 #define MASK_AMOADD_W 0xf800707f
376 #define MATCH_FCVT_D_LU 0xd2300053
377 #define MASK_FCVT_D_LU 0xfff0007f
378 #define MATCH_LR_W 0x1000202f
379 #define MASK_LR_W 0xf9f0707f
380 #define MATCH_FCVT_W_D 0xc2000053
381 #define MASK_FCVT_W_D 0xfff0007f
382 #define MATCH_SLT 0x2033
383 #define MASK_SLT 0xfe00707f
384 #define MATCH_SLLW 0x103b
385 #define MASK_SLLW 0xfe00707f
386 #define MATCH_AMOOR_D 0x4000302f
387 #define MASK_AMOOR_D 0xf800707f
388 #define MATCH_SLTI 0x2013
389 #define MASK_SLTI 0x707f
390 #define MATCH_REMU 0x2007033
391 #define MASK_REMU 0xfe00707f
392 #define MATCH_FLW 0x2007
393 #define MASK_FLW 0x707f
394 #define MATCH_REMW 0x200603b
395 #define MASK_REMW 0xfe00707f
396 #define MATCH_SLTU 0x3033
397 #define MASK_SLTU 0xfe00707f
398 #define MATCH_SLLI 0x1013
399 #define MASK_SLLI 0xfc00707f
400 #define MATCH_AMOOR_W 0x4000202f
401 #define MASK_AMOOR_W 0xf800707f
402 #define MATCH_BEQ 0x63
403 #define MASK_BEQ 0x707f
404 #define MATCH_FLD 0x3007
405 #define MASK_FLD 0x707f
406 #define MATCH_FSUB_S 0x8000053
407 #define MASK_FSUB_S 0xfe00007f
408 #define MATCH_AND 0x7033
409 #define MASK_AND 0xfe00707f
410 #define MATCH_FMV_D_X 0xf2000053
411 #define MASK_FMV_D_X 0xfff0707f
412 #define MATCH_LBU 0x4003
413 #define MASK_LBU 0x707f
414 #define MATCH_FSGNJ_S 0x20000053
415 #define MASK_FSGNJ_S 0xfe00707f
416 #define MATCH_AMOMAX_W 0xa000202f
417 #define MASK_AMOMAX_W 0xf800707f
418 #define MATCH_FSGNJ_D 0x22000053
419 #define MASK_FSGNJ_D 0xfe00707f
420 #define MATCH_MULHU 0x2003033
421 #define MASK_MULHU 0xfe00707f
422 #define MATCH_FCVT_L_D 0xc2200053
423 #define MASK_FCVT_L_D 0xfff0007f
424 #define MATCH_FCVT_S_WU 0xd0100053
425 #define MASK_FCVT_S_WU 0xfff0007f
426 #define MATCH_FCVT_LU_S 0xc0300053
427 #define MASK_FCVT_LU_S 0xfff0007f
428 #define MATCH_FCVT_S_L 0xd0200053
429 #define MASK_FCVT_S_L 0xfff0007f
430 #define MATCH_AUIPC 0x17
431 #define MASK_AUIPC 0x7f
432 #define MATCH_FCVT_LU_D 0xc2300053
433 #define MASK_FCVT_LU_D 0xfff0007f
434 #define MATCH_CSRRWI 0x5073
435 #define MASK_CSRRWI 0x707f
436 #define MATCH_SC_D 0x1800302f
437 #define MASK_SC_D 0xf800707f
438 #define MATCH_FMADD_S 0x43
439 #define MASK_FMADD_S 0x600007f
440 #define MATCH_FSQRT_S 0x58000053
441 #define MASK_FSQRT_S 0xfff0007f
442 #define MATCH_AMOMIN_W 0x8000202f
443 #define MASK_AMOMIN_W 0xf800707f
444 #define MATCH_FSGNJN_S 0x20001053
445 #define MASK_FSGNJN_S 0xfe00707f
446 #define MATCH_AMOSWAP_D 0x800302f
447 #define MASK_AMOSWAP_D 0xf800707f
448 #define MATCH_FSQRT_D 0x5a000053
449 #define MASK_FSQRT_D 0xfff0007f
450 #define MATCH_FMADD_D 0x2000043
451 #define MASK_FMADD_D 0x600007f
452 #define MATCH_DIVW 0x200403b
453 #define MASK_DIVW 0xfe00707f
454 #define MATCH_AMOMIN_D 0x8000302f
455 #define MASK_AMOMIN_D 0xf800707f
456 #define MATCH_DIVU 0x2005033
457 #define MASK_DIVU 0xfe00707f
458 #define MATCH_AMOSWAP_W 0x800202f
459 #define MASK_AMOSWAP_W 0xf800707f
460 #define MATCH_JALR 0x67
461 #define MASK_JALR 0x707f
462 #define MATCH_FSD 0x3027
463 #define MASK_FSD 0x707f
464 #define MATCH_SW 0x2023
465 #define MASK_SW 0x707f
466 #define MATCH_FMSUB_S 0x47
467 #define MASK_FMSUB_S 0x600007f
468 #define MATCH_LHU 0x5003
469 #define MASK_LHU 0x707f
470 #define MATCH_SH 0x1023
471 #define MASK_SH 0x707f
472 #define MATCH_FSW 0x2027
473 #define MASK_FSW 0x707f
474 #define MATCH_SB 0x23
475 #define MASK_SB 0x707f
476 #define MATCH_FMSUB_D 0x2000047
477 #define MASK_FMSUB_D 0x600007f
478 #define MATCH_SD 0x3023
479 #define MASK_SD 0x707f
480 #define CSR_FFLAGS 0x1
481 #define CSR_FRM 0x2
482 #define CSR_FCSR 0x3
483 #define CSR_CYCLE 0xc00
484 #define CSR_TIME 0xc01
485 #define CSR_INSTRET 0xc02
486 #define CSR_STATS 0xc0
487 #define CSR_UARCH0 0xcc0
488 #define CSR_UARCH1 0xcc1
489 #define CSR_UARCH2 0xcc2
490 #define CSR_UARCH3 0xcc3
491 #define CSR_UARCH4 0xcc4
492 #define CSR_UARCH5 0xcc5
493 #define CSR_UARCH6 0xcc6
494 #define CSR_UARCH7 0xcc7
495 #define CSR_UARCH8 0xcc8
496 #define CSR_UARCH9 0xcc9
497 #define CSR_UARCH10 0xcca
498 #define CSR_UARCH11 0xccb
499 #define CSR_UARCH12 0xccc
500 #define CSR_UARCH13 0xccd
501 #define CSR_UARCH14 0xcce
502 #define CSR_UARCH15 0xccf
503 #define CSR_SSTATUS 0x100
504 #define CSR_STVEC 0x101
505 #define CSR_STIMECMP 0x121
506 #define CSR_SSCRATCH 0x140
507 #define CSR_SEPC 0x141
508 #define CSR_SPTBR 0x188
509 #define CSR_SASID 0x189
510 #define CSR_SCYCLE 0x900
511 #define CSR_STIME 0x901
512 #define CSR_SINSTRET 0x902
513 #define CSR_SCAUSE 0xd40
514 #define CSR_SBADADDR 0xd41
515 #define CSR_MSTATUS 0x300
516 #define CSR_MSCRATCH 0x340
517 #define CSR_MEPC 0x341
518 #define CSR_MCAUSE 0x342
519 #define CSR_MBADADDR 0x343
520 #define CSR_RESET 0x780
521 #define CSR_TOHOST 0x781
522 #define CSR_FROMHOST 0x782
523 #define CSR_SEND_IPI 0x783
524 #define CSR_HARTID 0xfc0
525 #define CSR_CYCLEH 0xc80
526 #define CSR_TIMEH 0xc81
527 #define CSR_INSTRETH 0xc82
528 #define CSR_SCYCLEH 0x980
529 #define CSR_STIMEH 0x981
530 #define CSR_SINSTRETH 0x982
531 #define CAUSE_MISALIGNED_FETCH 0x0
532 #define CAUSE_FAULT_FETCH 0x1
533 #define CAUSE_ILLEGAL_INSTRUCTION 0x2
534 #define CAUSE_MISALIGNED_LOAD 0x4
535 #define CAUSE_FAULT_LOAD 0x5
536 #define CAUSE_MISALIGNED_STORE 0x6
537 #define CAUSE_FAULT_STORE 0x7
538 #define CAUSE_ECALL 0x8
539 #define CAUSE_BREAKPOINT 0x9
540 #endif
541 #ifdef DECLARE_INSN
542 DECLARE_INSN(fmv_s_x, MATCH_FMV_S_X, MASK_FMV_S_X)
543 DECLARE_INSN(amoxor_w, MATCH_AMOXOR_W, MASK_AMOXOR_W)
544 DECLARE_INSN(remuw, MATCH_REMUW, MASK_REMUW)
545 DECLARE_INSN(fmin_d, MATCH_FMIN_D, MASK_FMIN_D)
546 DECLARE_INSN(amomax_d, MATCH_AMOMAX_D, MASK_AMOMAX_D)
547 DECLARE_INSN(bltu, MATCH_BLTU, MASK_BLTU)
548 DECLARE_INSN(fsgnjn_d, MATCH_FSGNJN_D, MASK_FSGNJN_D)
549 DECLARE_INSN(fmin_s, MATCH_FMIN_S, MASK_FMIN_S)
550 DECLARE_INSN(csrrw, MATCH_CSRRW, MASK_CSRRW)
551 DECLARE_INSN(slliw, MATCH_SLLIW, MASK_SLLIW)
552 DECLARE_INSN(lb, MATCH_LB, MASK_LB)
553 DECLARE_INSN(fmax_s, MATCH_FMAX_S, MASK_FMAX_S)
554 DECLARE_INSN(lh, MATCH_LH, MASK_LH)
555 DECLARE_INSN(fcvt_d_w, MATCH_FCVT_D_W, MASK_FCVT_D_W)
556 DECLARE_INSN(lw, MATCH_LW, MASK_LW)
557 DECLARE_INSN(add, MATCH_ADD, MASK_ADD)
558 DECLARE_INSN(csrrc, MATCH_CSRRC, MASK_CSRRC)
559 DECLARE_INSN(fmax_d, MATCH_FMAX_D, MASK_FMAX_D)
560 DECLARE_INSN(bne, MATCH_BNE, MASK_BNE)
561 DECLARE_INSN(fcvt_s_d, MATCH_FCVT_S_D, MASK_FCVT_S_D)
562 DECLARE_INSN(bgeu, MATCH_BGEU, MASK_BGEU)
563 DECLARE_INSN(fadd_d, MATCH_FADD_D, MASK_FADD_D)
564 DECLARE_INSN(sltiu, MATCH_SLTIU, MASK_SLTIU)
565 DECLARE_INSN(fadd_s, MATCH_FADD_S, MASK_FADD_S)
566 DECLARE_INSN(fclass_d, MATCH_FCLASS_D, MASK_FCLASS_D)
567 DECLARE_INSN(fcvt_s_w, MATCH_FCVT_S_W, MASK_FCVT_S_W)
568 DECLARE_INSN(mul, MATCH_MUL, MASK_MUL)
569 DECLARE_INSN(amominu_d, MATCH_AMOMINU_D, MASK_AMOMINU_D)
570 DECLARE_INSN(fcvt_s_lu, MATCH_FCVT_S_LU, MASK_FCVT_S_LU)
571 DECLARE_INSN(srli, MATCH_SRLI, MASK_SRLI)
572 DECLARE_INSN(amominu_w, MATCH_AMOMINU_W, MASK_AMOMINU_W)
573 DECLARE_INSN(divuw, MATCH_DIVUW, MASK_DIVUW)
574 DECLARE_INSN(mulw, MATCH_MULW, MASK_MULW)
575 DECLARE_INSN(srlw, MATCH_SRLW, MASK_SRLW)
576 DECLARE_INSN(div, MATCH_DIV, MASK_DIV)
577 DECLARE_INSN(fdiv_d, MATCH_FDIV_D, MASK_FDIV_D)
578 DECLARE_INSN(fence, MATCH_FENCE, MASK_FENCE)
579 DECLARE_INSN(fnmsub_s, MATCH_FNMSUB_S, MASK_FNMSUB_S)
580 DECLARE_INSN(fcvt_l_s, MATCH_FCVT_L_S, MASK_FCVT_L_S)
581 DECLARE_INSN(sbreak, MATCH_SBREAK, MASK_SBREAK)
582 DECLARE_INSN(fle_s, MATCH_FLE_S, MASK_FLE_S)
583 DECLARE_INSN(fdiv_s, MATCH_FDIV_S, MASK_FDIV_S)
584 DECLARE_INSN(fle_d, MATCH_FLE_D, MASK_FLE_D)
585 DECLARE_INSN(fence_i, MATCH_FENCE_I, MASK_FENCE_I)
586 DECLARE_INSN(fnmsub_d, MATCH_FNMSUB_D, MASK_FNMSUB_D)
587 DECLARE_INSN(addw, MATCH_ADDW, MASK_ADDW)
588 DECLARE_INSN(sll, MATCH_SLL, MASK_SLL)
589 DECLARE_INSN(xor, MATCH_XOR, MASK_XOR)
590 DECLARE_INSN(sub, MATCH_SUB, MASK_SUB)
591 DECLARE_INSN(blt, MATCH_BLT, MASK_BLT)
592 DECLARE_INSN(scall, MATCH_SCALL, MASK_SCALL)
593 DECLARE_INSN(fclass_s, MATCH_FCLASS_S, MASK_FCLASS_S)
594 DECLARE_INSN(sfence_vm, MATCH_SFENCE_VM, MASK_SFENCE_VM)
595 DECLARE_INSN(sc_w, MATCH_SC_W, MASK_SC_W)
596 DECLARE_INSN(rem, MATCH_REM, MASK_REM)
597 DECLARE_INSN(srliw, MATCH_SRLIW, MASK_SRLIW)
598 DECLARE_INSN(lui, MATCH_LUI, MASK_LUI)
599 DECLARE_INSN(csrrci, MATCH_CSRRCI, MASK_CSRRCI)
600 DECLARE_INSN(addi, MATCH_ADDI, MASK_ADDI)
601 DECLARE_INSN(mulh, MATCH_MULH, MASK_MULH)
602 DECLARE_INSN(fmul_s, MATCH_FMUL_S, MASK_FMUL_S)
603 DECLARE_INSN(csrrsi, MATCH_CSRRSI, MASK_CSRRSI)
604 DECLARE_INSN(srai, MATCH_SRAI, MASK_SRAI)
605 DECLARE_INSN(amoand_d, MATCH_AMOAND_D, MASK_AMOAND_D)
606 DECLARE_INSN(flt_d, MATCH_FLT_D, MASK_FLT_D)
607 DECLARE_INSN(sraw, MATCH_SRAW, MASK_SRAW)
608 DECLARE_INSN(fmul_d, MATCH_FMUL_D, MASK_FMUL_D)
609 DECLARE_INSN(ld, MATCH_LD, MASK_LD)
610 DECLARE_INSN(ori, MATCH_ORI, MASK_ORI)
611 DECLARE_INSN(csrrs, MATCH_CSRRS, MASK_CSRRS)
612 DECLARE_INSN(flt_s, MATCH_FLT_S, MASK_FLT_S)
613 DECLARE_INSN(addiw, MATCH_ADDIW, MASK_ADDIW)
614 DECLARE_INSN(amoand_w, MATCH_AMOAND_W, MASK_AMOAND_W)
615 DECLARE_INSN(feq_s, MATCH_FEQ_S, MASK_FEQ_S)
616 DECLARE_INSN(fsgnjx_d, MATCH_FSGNJX_D, MASK_FSGNJX_D)
617 DECLARE_INSN(sra, MATCH_SRA, MASK_SRA)
618 DECLARE_INSN(bge, MATCH_BGE, MASK_BGE)
619 DECLARE_INSN(sraiw, MATCH_SRAIW, MASK_SRAIW)
620 DECLARE_INSN(srl, MATCH_SRL, MASK_SRL)
621 DECLARE_INSN(fsub_d, MATCH_FSUB_D, MASK_FSUB_D)
622 DECLARE_INSN(fsgnjx_s, MATCH_FSGNJX_S, MASK_FSGNJX_S)
623 DECLARE_INSN(mrts, MATCH_MRTS, MASK_MRTS)
624 DECLARE_INSN(feq_d, MATCH_FEQ_D, MASK_FEQ_D)
625 DECLARE_INSN(fcvt_d_wu, MATCH_FCVT_D_WU, MASK_FCVT_D_WU)
626 DECLARE_INSN(or, MATCH_OR, MASK_OR)
627 DECLARE_INSN(fcvt_wu_d, MATCH_FCVT_WU_D, MASK_FCVT_WU_D)
628 DECLARE_INSN(subw, MATCH_SUBW, MASK_SUBW)
629 DECLARE_INSN(fcvt_d_l, MATCH_FCVT_D_L, MASK_FCVT_D_L)
630 DECLARE_INSN(amomaxu_d, MATCH_AMOMAXU_D, MASK_AMOMAXU_D)
631 DECLARE_INSN(xori, MATCH_XORI, MASK_XORI)
632 DECLARE_INSN(amoxor_d, MATCH_AMOXOR_D, MASK_AMOXOR_D)
633 DECLARE_INSN(amomaxu_w, MATCH_AMOMAXU_W, MASK_AMOMAXU_W)
634 DECLARE_INSN(fcvt_wu_s, MATCH_FCVT_WU_S, MASK_FCVT_WU_S)
635 DECLARE_INSN(andi, MATCH_ANDI, MASK_ANDI)
636 DECLARE_INSN(fmv_x_s, MATCH_FMV_X_S, MASK_FMV_X_S)
637 DECLARE_INSN(sret, MATCH_SRET, MASK_SRET)
638 DECLARE_INSN(fnmadd_s, MATCH_FNMADD_S, MASK_FNMADD_S)
639 DECLARE_INSN(jal, MATCH_JAL, MASK_JAL)
640 DECLARE_INSN(lwu, MATCH_LWU, MASK_LWU)
641 DECLARE_INSN(fmv_x_d, MATCH_FMV_X_D, MASK_FMV_X_D)
642 DECLARE_INSN(fcvt_d_s, MATCH_FCVT_D_S, MASK_FCVT_D_S)
643 DECLARE_INSN(fnmadd_d, MATCH_FNMADD_D, MASK_FNMADD_D)
644 DECLARE_INSN(amoadd_d, MATCH_AMOADD_D, MASK_AMOADD_D)
645 DECLARE_INSN(lr_d, MATCH_LR_D, MASK_LR_D)
646 DECLARE_INSN(fcvt_w_s, MATCH_FCVT_W_S, MASK_FCVT_W_S)
647 DECLARE_INSN(mulhsu, MATCH_MULHSU, MASK_MULHSU)
648 DECLARE_INSN(amoadd_w, MATCH_AMOADD_W, MASK_AMOADD_W)
649 DECLARE_INSN(fcvt_d_lu, MATCH_FCVT_D_LU, MASK_FCVT_D_LU)
650 DECLARE_INSN(lr_w, MATCH_LR_W, MASK_LR_W)
651 DECLARE_INSN(fcvt_w_d, MATCH_FCVT_W_D, MASK_FCVT_W_D)
652 DECLARE_INSN(slt, MATCH_SLT, MASK_SLT)
653 DECLARE_INSN(sllw, MATCH_SLLW, MASK_SLLW)
654 DECLARE_INSN(amoor_d, MATCH_AMOOR_D, MASK_AMOOR_D)
655 DECLARE_INSN(slti, MATCH_SLTI, MASK_SLTI)
656 DECLARE_INSN(remu, MATCH_REMU, MASK_REMU)
657 DECLARE_INSN(flw, MATCH_FLW, MASK_FLW)
658 DECLARE_INSN(remw, MATCH_REMW, MASK_REMW)
659 DECLARE_INSN(sltu, MATCH_SLTU, MASK_SLTU)
660 DECLARE_INSN(slli, MATCH_SLLI, MASK_SLLI)
661 DECLARE_INSN(amoor_w, MATCH_AMOOR_W, MASK_AMOOR_W)
662 DECLARE_INSN(beq, MATCH_BEQ, MASK_BEQ)
663 DECLARE_INSN(fld, MATCH_FLD, MASK_FLD)
664 DECLARE_INSN(fsub_s, MATCH_FSUB_S, MASK_FSUB_S)
665 DECLARE_INSN(and, MATCH_AND, MASK_AND)
666 DECLARE_INSN(fmv_d_x, MATCH_FMV_D_X, MASK_FMV_D_X)
667 DECLARE_INSN(lbu, MATCH_LBU, MASK_LBU)
668 DECLARE_INSN(fsgnj_s, MATCH_FSGNJ_S, MASK_FSGNJ_S)
669 DECLARE_INSN(amomax_w, MATCH_AMOMAX_W, MASK_AMOMAX_W)
670 DECLARE_INSN(fsgnj_d, MATCH_FSGNJ_D, MASK_FSGNJ_D)
671 DECLARE_INSN(mulhu, MATCH_MULHU, MASK_MULHU)
672 DECLARE_INSN(fcvt_l_d, MATCH_FCVT_L_D, MASK_FCVT_L_D)
673 DECLARE_INSN(fcvt_s_wu, MATCH_FCVT_S_WU, MASK_FCVT_S_WU)
674 DECLARE_INSN(fcvt_lu_s, MATCH_FCVT_LU_S, MASK_FCVT_LU_S)
675 DECLARE_INSN(fcvt_s_l, MATCH_FCVT_S_L, MASK_FCVT_S_L)
676 DECLARE_INSN(auipc, MATCH_AUIPC, MASK_AUIPC)
677 DECLARE_INSN(fcvt_lu_d, MATCH_FCVT_LU_D, MASK_FCVT_LU_D)
678 DECLARE_INSN(csrrwi, MATCH_CSRRWI, MASK_CSRRWI)
679 DECLARE_INSN(sc_d, MATCH_SC_D, MASK_SC_D)
680 DECLARE_INSN(fmadd_s, MATCH_FMADD_S, MASK_FMADD_S)
681 DECLARE_INSN(fsqrt_s, MATCH_FSQRT_S, MASK_FSQRT_S)
682 DECLARE_INSN(amomin_w, MATCH_AMOMIN_W, MASK_AMOMIN_W)
683 DECLARE_INSN(fsgnjn_s, MATCH_FSGNJN_S, MASK_FSGNJN_S)
684 DECLARE_INSN(amoswap_d, MATCH_AMOSWAP_D, MASK_AMOSWAP_D)
685 DECLARE_INSN(fsqrt_d, MATCH_FSQRT_D, MASK_FSQRT_D)
686 DECLARE_INSN(fmadd_d, MATCH_FMADD_D, MASK_FMADD_D)
687 DECLARE_INSN(divw, MATCH_DIVW, MASK_DIVW)
688 DECLARE_INSN(amomin_d, MATCH_AMOMIN_D, MASK_AMOMIN_D)
689 DECLARE_INSN(divu, MATCH_DIVU, MASK_DIVU)
690 DECLARE_INSN(amoswap_w, MATCH_AMOSWAP_W, MASK_AMOSWAP_W)
691 DECLARE_INSN(jalr, MATCH_JALR, MASK_JALR)
692 DECLARE_INSN(fsd, MATCH_FSD, MASK_FSD)
693 DECLARE_INSN(sw, MATCH_SW, MASK_SW)
694 DECLARE_INSN(fmsub_s, MATCH_FMSUB_S, MASK_FMSUB_S)
695 DECLARE_INSN(lhu, MATCH_LHU, MASK_LHU)
696 DECLARE_INSN(sh, MATCH_SH, MASK_SH)
697 DECLARE_INSN(fsw, MATCH_FSW, MASK_FSW)
698 DECLARE_INSN(sb, MATCH_SB, MASK_SB)
699 DECLARE_INSN(fmsub_d, MATCH_FMSUB_D, MASK_FMSUB_D)
700 DECLARE_INSN(sd, MATCH_SD, MASK_SD)
701 #endif
702 #ifdef DECLARE_CSR
703 DECLARE_CSR(fflags, CSR_FFLAGS)
704 DECLARE_CSR(frm, CSR_FRM)
705 DECLARE_CSR(fcsr, CSR_FCSR)
706 DECLARE_CSR(cycle, CSR_CYCLE)
707 DECLARE_CSR(time, CSR_TIME)
708 DECLARE_CSR(instret, CSR_INSTRET)
709 DECLARE_CSR(stats, CSR_STATS)
710 DECLARE_CSR(uarch0, CSR_UARCH0)
711 DECLARE_CSR(uarch1, CSR_UARCH1)
712 DECLARE_CSR(uarch2, CSR_UARCH2)
713 DECLARE_CSR(uarch3, CSR_UARCH3)
714 DECLARE_CSR(uarch4, CSR_UARCH4)
715 DECLARE_CSR(uarch5, CSR_UARCH5)
716 DECLARE_CSR(uarch6, CSR_UARCH6)
717 DECLARE_CSR(uarch7, CSR_UARCH7)
718 DECLARE_CSR(uarch8, CSR_UARCH8)
719 DECLARE_CSR(uarch9, CSR_UARCH9)
720 DECLARE_CSR(uarch10, CSR_UARCH10)
721 DECLARE_CSR(uarch11, CSR_UARCH11)
722 DECLARE_CSR(uarch12, CSR_UARCH12)
723 DECLARE_CSR(uarch13, CSR_UARCH13)
724 DECLARE_CSR(uarch14, CSR_UARCH14)
725 DECLARE_CSR(uarch15, CSR_UARCH15)
726 DECLARE_CSR(sstatus, CSR_SSTATUS)
727 DECLARE_CSR(stvec, CSR_STVEC)
728 DECLARE_CSR(stimecmp, CSR_STIMECMP)
729 DECLARE_CSR(sscratch, CSR_SSCRATCH)
730 DECLARE_CSR(sepc, CSR_SEPC)
731 DECLARE_CSR(sptbr, CSR_SPTBR)
732 DECLARE_CSR(sasid, CSR_SASID)
733 DECLARE_CSR(scycle, CSR_SCYCLE)
734 DECLARE_CSR(stime, CSR_STIME)
735 DECLARE_CSR(sinstret, CSR_SINSTRET)
736 DECLARE_CSR(scause, CSR_SCAUSE)
737 DECLARE_CSR(sbadaddr, CSR_SBADADDR)
738 DECLARE_CSR(mstatus, CSR_MSTATUS)
739 DECLARE_CSR(mscratch, CSR_MSCRATCH)
740 DECLARE_CSR(mepc, CSR_MEPC)
741 DECLARE_CSR(mcause, CSR_MCAUSE)
742 DECLARE_CSR(mbadaddr, CSR_MBADADDR)
743 DECLARE_CSR(reset, CSR_RESET)
744 DECLARE_CSR(tohost, CSR_TOHOST)
745 DECLARE_CSR(fromhost, CSR_FROMHOST)
746 DECLARE_CSR(send_ipi, CSR_SEND_IPI)
747 DECLARE_CSR(hartid, CSR_HARTID)
748 DECLARE_CSR(cycleh, CSR_CYCLEH)
749 DECLARE_CSR(timeh, CSR_TIMEH)
750 DECLARE_CSR(instreth, CSR_INSTRETH)
751 DECLARE_CSR(scycleh, CSR_SCYCLEH)
752 DECLARE_CSR(stimeh, CSR_STIMEH)
753 DECLARE_CSR(sinstreth, CSR_SINSTRETH)
754 #endif
755 #ifdef DECLARE_CAUSE
756 DECLARE_CAUSE("fflags", CAUSE_FFLAGS)
757 DECLARE_CAUSE("frm", CAUSE_FRM)
758 DECLARE_CAUSE("fcsr", CAUSE_FCSR)
759 DECLARE_CAUSE("cycle", CAUSE_CYCLE)
760 DECLARE_CAUSE("time", CAUSE_TIME)
761 DECLARE_CAUSE("instret", CAUSE_INSTRET)
762 DECLARE_CAUSE("stats", CAUSE_STATS)
763 DECLARE_CAUSE("uarch0", CAUSE_UARCH0)
764 DECLARE_CAUSE("uarch1", CAUSE_UARCH1)
765 DECLARE_CAUSE("uarch2", CAUSE_UARCH2)
766 DECLARE_CAUSE("uarch3", CAUSE_UARCH3)
767 DECLARE_CAUSE("uarch4", CAUSE_UARCH4)
768 DECLARE_CAUSE("uarch5", CAUSE_UARCH5)
769 DECLARE_CAUSE("uarch6", CAUSE_UARCH6)
770 DECLARE_CAUSE("uarch7", CAUSE_UARCH7)
771 DECLARE_CAUSE("uarch8", CAUSE_UARCH8)
772 DECLARE_CAUSE("uarch9", CAUSE_UARCH9)
773 DECLARE_CAUSE("uarch10", CAUSE_UARCH10)
774 DECLARE_CAUSE("uarch11", CAUSE_UARCH11)
775 DECLARE_CAUSE("uarch12", CAUSE_UARCH12)
776 DECLARE_CAUSE("uarch13", CAUSE_UARCH13)
777 DECLARE_CAUSE("uarch14", CAUSE_UARCH14)
778 DECLARE_CAUSE("uarch15", CAUSE_UARCH15)
779 DECLARE_CAUSE("sstatus", CAUSE_SSTATUS)
780 DECLARE_CAUSE("stvec", CAUSE_STVEC)
781 DECLARE_CAUSE("stimecmp", CAUSE_STIMECMP)
782 DECLARE_CAUSE("sscratch", CAUSE_SSCRATCH)
783 DECLARE_CAUSE("sepc", CAUSE_SEPC)
784 DECLARE_CAUSE("sptbr", CAUSE_SPTBR)
785 DECLARE_CAUSE("sasid", CAUSE_SASID)
786 DECLARE_CAUSE("scycle", CAUSE_SCYCLE)
787 DECLARE_CAUSE("stime", CAUSE_STIME)
788 DECLARE_CAUSE("sinstret", CAUSE_SINSTRET)
789 DECLARE_CAUSE("scause", CAUSE_SCAUSE)
790 DECLARE_CAUSE("sbadaddr", CAUSE_SBADADDR)
791 DECLARE_CAUSE("mstatus", CAUSE_MSTATUS)
792 DECLARE_CAUSE("mscratch", CAUSE_MSCRATCH)
793 DECLARE_CAUSE("mepc", CAUSE_MEPC)
794 DECLARE_CAUSE("mcause", CAUSE_MCAUSE)
795 DECLARE_CAUSE("mbadaddr", CAUSE_MBADADDR)
796 DECLARE_CAUSE("reset", CAUSE_RESET)
797 DECLARE_CAUSE("tohost", CAUSE_TOHOST)
798 DECLARE_CAUSE("fromhost", CAUSE_FROMHOST)
799 DECLARE_CAUSE("send_ipi", CAUSE_SEND_IPI)
800 DECLARE_CAUSE("hartid", CAUSE_HARTID)
801 DECLARE_CAUSE("cycleh", CAUSE_CYCLEH)
802 DECLARE_CAUSE("timeh", CAUSE_TIMEH)
803 DECLARE_CAUSE("instreth", CAUSE_INSTRETH)
804 DECLARE_CAUSE("scycleh", CAUSE_SCYCLEH)
805 DECLARE_CAUSE("stimeh", CAUSE_STIMEH)
806 DECLARE_CAUSE("sinstreth", CAUSE_SINSTRETH)
807 #endif