64755785991ec37d191962fc65975c854397a8ee
[riscv-isa-sim.git] / riscv / insns / fmul_s.h
1 require_fp;
2 softfloat_roundingMode = RM;
3 FRD = f32_mul(FRS1, FRS2);
4 set_fp_exceptions;