1 // See LICENSE for license details.
20 processor_t::processor_t(sim_t
* _sim
, mmu_t
* _mmu
, uint32_t _id
)
21 : sim(_sim
), mmu(_mmu
), ext(NULL
), disassembler(new disassembler_t
),
22 id(_id
), run(false), debug(false)
25 mmu
->set_processor(this);
27 #define DECLARE_INSN(name, match, mask) REGISTER_INSN(this, name, match, mask)
33 processor_t::~processor_t()
39 // the ISA guarantees on boot that the PC is 0x2000 and the the processor
40 // is in supervisor mode, and in 64-bit mode, if supported, with traps
41 // and virtual memory disabled.
45 // the following state is undefined upon boot-up,
46 // but we zero it for determinism
61 load_reservation
= -1;
64 void processor_t::set_debug(bool value
)
68 ext
->set_debug(value
);
71 void processor_t::reset(bool value
)
77 state
.reset(); // reset the core
78 set_pcr(CSR_STATUS
, state
.sr
);
81 ext
->reset(); // reset the extension
84 void processor_t::take_interrupt()
86 uint32_t interrupts
= (state
.sr
& SR_IP
) >> SR_IP_SHIFT
;
87 interrupts
&= (state
.sr
& SR_IM
) >> SR_IM_SHIFT
;
89 if (interrupts
&& (state
.sr
& SR_EI
))
90 for (int i
= 0; ; i
++, interrupts
>>= 1)
92 throw trap_t((1ULL << ((state
.sr
& SR_S64
) ? 63 : 31)) + i
);
95 void processor_t::step(size_t n
)
101 auto count32
= decltype(state
.compare
)(state
.count
);
102 bool count_le_compare
= count32
<= state
.compare
;
103 n
= std::min(n
, size_t(state
.compare
- count32
) | 1);
109 // execute_insn fetches and executes one instruction
110 #define execute_insn(noisy) \
112 insn_fetch_t fetch = mmu->load_insn(state.pc); \
113 if(noisy) disasm(fetch.insn.insn); \
114 state.pc = fetch.func(this, fetch.insn.insn, state.pc); \
118 // special execute_insn for commit log dumping
119 #ifdef RISCV_ENABLE_COMMITLOG
120 //static disassembler disasmblr;
122 #define execute_insn(noisy) \
124 insn_fetch_t fetch = _mmu->load_insn(state.pc); \
125 if(noisy) disasm(fetch.insn.insn); \
126 bool in_spvr = state.sr & SR_S; \
127 if (!in_spvr) fprintf(stderr, "\n0x%016" PRIx64 " (0x%08" PRIx32 ") ", state.pc, fetch.insn.insn.bits()); \
128 /*if (!in_spvr) fprintf(stderr, "\n0x%016" PRIx64 " (0x%08" PRIx32 ") %s ", state.pc, fetch.insn.insn.bits(), disasmblr.disassemble(fetch.insn.insn).c_str());*/ \
129 state.pc = fetch.func(this, fetch.insn.insn, state.pc); \
133 if (debug
) // print out instructions as we go
135 for (size_t i
= 0; i
< n
; state
.count
++, i
++)
140 size_t idx
= (state
.pc
/ sizeof(insn_t
)) % ICACHE_SIZE
;
141 auto ic_entry_init
= &_mmu
->icache
[idx
], ic_entry
= ic_entry_init
;
143 #define update_count() { \
144 size_t i = ic_entry - ic_entry_init; \
149 #define ICACHE_ACCESS(idx) { \
150 insn_t insn = ic_entry->data.insn.insn; \
151 insn_func_t func = ic_entry->data.func; \
152 if (unlikely(ic_entry->tag != state.pc)) break; \
154 state.pc = func(this, insn, state.pc); }
156 switch (idx
) while (true)
160 ic_entry_init
= ic_entry
= &_mmu
->icache
[0];
163 _mmu
->access_icache(state
.pc
);
172 bool count_ge_compare
=
173 uint64_t(n
) + decltype(state
.compare
)(state
.count
) >= state
.compare
;
174 if (count_le_compare
&& count_ge_compare
)
175 set_interrupt(IRQ_TIMER
, true);
178 void processor_t::take_trap(trap_t
& t
)
181 fprintf(stderr
, "core %3d: exception %s, epc 0x%016" PRIx64
"\n",
182 id
, t
.name(), state
.pc
);
184 // switch to supervisor, set previous supervisor bit, disable interrupts
185 set_pcr(CSR_STATUS
, (((state
.sr
& ~SR_EI
) | SR_S
) & ~SR_PS
& ~SR_PEI
) |
186 ((state
.sr
& SR_S
) ? SR_PS
: 0) |
187 ((state
.sr
& SR_EI
) ? SR_PEI
: 0));
189 yield_load_reservation();
190 state
.cause
= t
.cause();
191 state
.epc
= state
.pc
;
192 state
.pc
= state
.evec
;
194 t
.side_effects(&state
); // might set badvaddr etc.
197 void processor_t::deliver_ipi()
200 set_pcr(CSR_CLEAR_IPI
, 1);
203 void processor_t::disasm(insn_t insn
)
205 // the disassembler is stateless, so we share it
206 fprintf(stderr
, "core %3d: 0x%016" PRIx64
" (0x%08" PRIx32
") %s\n",
207 id
, state
.pc
, insn
.bits(), disassembler
->disassemble(insn
).c_str());
210 reg_t
processor_t::set_pcr(int which
, reg_t val
)
212 reg_t old_pcr
= get_pcr(which
);
217 state
.fflags
= val
& (FSR_AEXC
>> FSR_AEXC_SHIFT
);
220 state
.frm
= val
& (FSR_RD
>> FSR_RD_SHIFT
);
223 state
.fflags
= (val
& FSR_AEXC
) >> FSR_AEXC_SHIFT
;
224 state
.frm
= (val
& FSR_RD
) >> FSR_RD_SHIFT
;
227 state
.sr
= (val
& ~SR_IP
) | (state
.sr
& SR_IP
);
228 #ifndef RISCV_ENABLE_64BIT
229 state
.sr
&= ~(SR_S64
| SR_U64
);
231 #ifndef RISCV_ENABLE_FPU
236 state
.sr
&= ~SR_ZERO
;
237 rv64
= (state
.sr
& SR_S
) ? (state
.sr
& SR_S64
) : (state
.sr
& SR_U64
);
253 set_interrupt(IRQ_TIMER
, false);
257 state
.ptbr
= val
& ~(PGSIZE
-1);
263 set_interrupt(IRQ_IPI
, val
& 1);
272 if (state
.tohost
== 0)
283 void processor_t::set_fromhost(reg_t val
)
285 set_interrupt(IRQ_HOST
, val
!= 0);
286 state
.fromhost
= val
;
289 reg_t
processor_t::get_pcr(int which
)
298 return (state
.fflags
<< FSR_AEXC_SHIFT
) | (state
.frm
<< FSR_RD_SHIFT
);
304 return state
.badvaddr
;
313 return state
.compare
;
332 sim
->get_htif()->tick(); // not necessary, but faster
335 sim
->get_htif()->tick(); // not necessary, but faster
336 return state
.fromhost
;
342 void processor_t::set_interrupt(int which
, bool on
)
344 uint32_t mask
= (1 << (which
+ SR_IP_SHIFT
)) & SR_IP
;
351 reg_t
illegal_instruction(processor_t
* p
, insn_t insn
, reg_t pc
)
353 throw trap_illegal_instruction();
356 insn_func_t
processor_t::decode_insn(insn_t insn
)
358 size_t mask
= opcode_map
.size()-1;
359 insn_desc_t
* desc
= opcode_map
[insn
.bits() & mask
];
361 while ((insn
.bits() & desc
->mask
) != desc
->match
)
364 return rv64
? desc
->rv64
: desc
->rv32
;
367 void processor_t::register_insn(insn_desc_t desc
)
369 assert(desc
.mask
& 1);
370 instructions
.push_back(desc
);
373 void processor_t::build_opcode_map()
376 for (auto& inst
: instructions
)
377 while ((inst
.mask
& buckets
) != buckets
)
382 decltype(insn_desc_t::match
) mask
;
383 cmp(decltype(mask
) mask
) : mask(mask
) {}
384 bool operator()(const insn_desc_t
& lhs
, const insn_desc_t
& rhs
) {
385 if ((lhs
.match
& mask
) != (rhs
.match
& mask
))
386 return (lhs
.match
& mask
) < (rhs
.match
& mask
);
387 return lhs
.match
< rhs
.match
;
390 std::sort(instructions
.begin(), instructions
.end(), cmp(buckets
-1));
392 opcode_map
.resize(buckets
);
393 opcode_store
.resize(instructions
.size() + 1);
396 for (size_t b
= 0, i
= 0; b
< buckets
; b
++)
398 opcode_map
[b
] = &opcode_store
[j
];
399 while (i
< instructions
.size() && b
== (instructions
[i
].match
& (buckets
-1)))
400 opcode_store
[j
++] = instructions
[i
++];
403 assert(j
== opcode_store
.size()-1);
404 opcode_store
[j
].match
= opcode_store
[j
].mask
= 0;
405 opcode_store
[j
].rv32
= &illegal_instruction
;
406 opcode_store
[j
].rv64
= &illegal_instruction
;
409 void processor_t::register_extension(extension_t
* x
)
411 for (auto insn
: x
->get_instructions())
414 for (auto disasm_insn
: x
->get_disasms())
415 disassembler
->add_insn(disasm_insn
);
417 throw std::logic_error("only one extension may be registered");
419 x
->set_processor(this);