Move much closer to new platform-M memory map
[riscv-isa-sim.git] / riscv / encoding.h
1 // See LICENSE for license details.
2
3 #ifndef RISCV_CSR_ENCODING_H
4 #define RISCV_CSR_ENCODING_H
5
6 #define MSTATUS_UIE 0x00000001
7 #define MSTATUS_SIE 0x00000002
8 #define MSTATUS_HIE 0x00000004
9 #define MSTATUS_MIE 0x00000008
10 #define MSTATUS_UPIE 0x00000010
11 #define MSTATUS_SPIE 0x00000020
12 #define MSTATUS_HPIE 0x00000040
13 #define MSTATUS_MPIE 0x00000080
14 #define MSTATUS_SPP 0x00000100
15 #define MSTATUS_HPP 0x00000600
16 #define MSTATUS_MPP 0x00001800
17 #define MSTATUS_FS 0x00006000
18 #define MSTATUS_XS 0x00018000
19 #define MSTATUS_MPRV 0x00020000
20 #define MSTATUS_PUM 0x00040000
21 #define MSTATUS_VM 0x1F000000
22 #define MSTATUS32_SD 0x80000000
23 #define MSTATUS64_SD 0x8000000000000000
24
25 #define SSTATUS_UIE 0x00000001
26 #define SSTATUS_SIE 0x00000002
27 #define SSTATUS_UPIE 0x00000010
28 #define SSTATUS_SPIE 0x00000020
29 #define SSTATUS_SPP 0x00000100
30 #define SSTATUS_FS 0x00006000
31 #define SSTATUS_XS 0x00018000
32 #define SSTATUS_PUM 0x00040000
33 #define SSTATUS32_SD 0x80000000
34 #define SSTATUS64_SD 0x8000000000000000
35
36 #define MIP_SSIP (1 << IRQ_S_SOFT)
37 #define MIP_HSIP (1 << IRQ_H_SOFT)
38 #define MIP_MSIP (1 << IRQ_M_SOFT)
39 #define MIP_STIP (1 << IRQ_S_TIMER)
40 #define MIP_HTIP (1 << IRQ_H_TIMER)
41 #define MIP_MTIP (1 << IRQ_M_TIMER)
42
43 #define SIP_SSIP MIP_SSIP
44 #define SIP_STIP MIP_STIP
45
46 #define PRV_U 0
47 #define PRV_S 1
48 #define PRV_H 2
49 #define PRV_M 3
50
51 #define VM_MBARE 0
52 #define VM_MBB 1
53 #define VM_MBBID 2
54 #define VM_SV32 8
55 #define VM_SV39 9
56 #define VM_SV48 10
57
58 #define IRQ_S_SOFT 1
59 #define IRQ_H_SOFT 2
60 #define IRQ_M_SOFT 3
61 #define IRQ_S_TIMER 5
62 #define IRQ_H_TIMER 6
63 #define IRQ_M_TIMER 7
64 #define IRQ_S_DEV 9
65 #define IRQ_H_DEV 10
66 #define IRQ_M_DEV 11
67 #define IRQ_COP 12
68 #define IRQ_HOST 13
69
70 #define DEFAULT_RSTVEC 0x1000
71 #define DEFAULT_NMIVEC 0x1004
72 #define CFGSTRING_ADDR 0x100C
73 #define DEFAULT_MTVEC 0x1010
74 #define IO_BASE 0x40000000
75 #define MEM_BASE 0x80000000
76
77 // page table entry (PTE) fields
78 #define PTE_V 0x001 // Valid
79 #define PTE_TYPE 0x01E // Type
80 #define PTE_R 0x020 // Referenced
81 #define PTE_D 0x040 // Dirty
82 #define PTE_SOFT 0x380 // Reserved for Software
83
84 #define PTE_TYPE_TABLE 0x00
85 #define PTE_TYPE_TABLE_GLOBAL 0x02
86 #define PTE_TYPE_URX_SR 0x04
87 #define PTE_TYPE_URWX_SRW 0x06
88 #define PTE_TYPE_UR_SR 0x08
89 #define PTE_TYPE_URW_SRW 0x0A
90 #define PTE_TYPE_URX_SRX 0x0C
91 #define PTE_TYPE_URWX_SRWX 0x0E
92 #define PTE_TYPE_SR 0x10
93 #define PTE_TYPE_SRW 0x12
94 #define PTE_TYPE_SRX 0x14
95 #define PTE_TYPE_SRWX 0x16
96 #define PTE_TYPE_SR_GLOBAL 0x18
97 #define PTE_TYPE_SRW_GLOBAL 0x1A
98 #define PTE_TYPE_SRX_GLOBAL 0x1C
99 #define PTE_TYPE_SRWX_GLOBAL 0x1E
100
101 #define PTE_PPN_SHIFT 10
102
103 #define PTE_TABLE(PTE) ((0x0000000AU >> ((PTE) & 0x1F)) & 1)
104 #define PTE_UR(PTE) ((0x0000AAA0U >> ((PTE) & 0x1F)) & 1)
105 #define PTE_UW(PTE) ((0x00008880U >> ((PTE) & 0x1F)) & 1)
106 #define PTE_UX(PTE) ((0x0000A0A0U >> ((PTE) & 0x1F)) & 1)
107 #define PTE_SR(PTE) ((0xAAAAAAA0U >> ((PTE) & 0x1F)) & 1)
108 #define PTE_SW(PTE) ((0x88888880U >> ((PTE) & 0x1F)) & 1)
109 #define PTE_SX(PTE) ((0xA0A0A000U >> ((PTE) & 0x1F)) & 1)
110
111 #define PTE_CHECK_PERM(PTE, SUPERVISOR, STORE, FETCH) \
112 ((STORE) ? ((SUPERVISOR) ? PTE_SW(PTE) : PTE_UW(PTE)) : \
113 (FETCH) ? ((SUPERVISOR) ? PTE_SX(PTE) : PTE_UX(PTE)) : \
114 ((SUPERVISOR) ? PTE_SR(PTE) : PTE_UR(PTE)))
115
116 #ifdef __riscv
117
118 #ifdef __riscv64
119 # define MSTATUS_SD MSTATUS64_SD
120 # define SSTATUS_SD SSTATUS64_SD
121 # define RISCV_PGLEVEL_BITS 9
122 #else
123 # define MSTATUS_SD MSTATUS32_SD
124 # define SSTATUS_SD SSTATUS32_SD
125 # define RISCV_PGLEVEL_BITS 10
126 #endif
127 #define RISCV_PGSHIFT 12
128 #define RISCV_PGSIZE (1 << RISCV_PGSHIFT)
129
130 #ifndef __ASSEMBLER__
131
132 #ifdef __GNUC__
133
134 #define read_csr(reg) ({ unsigned long __tmp; \
135 asm volatile ("csrr %0, " #reg : "=r"(__tmp)); \
136 __tmp; })
137
138 #define write_csr(reg, val) ({ \
139 if (__builtin_constant_p(val) && (unsigned long)(val) < 32) \
140 asm volatile ("csrw " #reg ", %0" :: "i"(val)); \
141 else \
142 asm volatile ("csrw " #reg ", %0" :: "r"(val)); })
143
144 #define swap_csr(reg, val) ({ unsigned long __tmp; \
145 if (__builtin_constant_p(val) && (unsigned long)(val) < 32) \
146 asm volatile ("csrrw %0, " #reg ", %1" : "=r"(__tmp) : "i"(val)); \
147 else \
148 asm volatile ("csrrw %0, " #reg ", %1" : "=r"(__tmp) : "r"(val)); \
149 __tmp; })
150
151 #define set_csr(reg, bit) ({ unsigned long __tmp; \
152 if (__builtin_constant_p(bit) && (unsigned long)(bit) < 32) \
153 asm volatile ("csrrs %0, " #reg ", %1" : "=r"(__tmp) : "i"(bit)); \
154 else \
155 asm volatile ("csrrs %0, " #reg ", %1" : "=r"(__tmp) : "r"(bit)); \
156 __tmp; })
157
158 #define clear_csr(reg, bit) ({ unsigned long __tmp; \
159 if (__builtin_constant_p(bit) && (unsigned long)(bit) < 32) \
160 asm volatile ("csrrc %0, " #reg ", %1" : "=r"(__tmp) : "i"(bit)); \
161 else \
162 asm volatile ("csrrc %0, " #reg ", %1" : "=r"(__tmp) : "r"(bit)); \
163 __tmp; })
164
165 #define rdtime() read_csr(time)
166 #define rdcycle() read_csr(cycle)
167 #define rdinstret() read_csr(instret)
168
169 #endif
170
171 #endif
172
173 #endif
174
175 #endif
176 /* Automatically generated by parse-opcodes */
177 #ifndef RISCV_ENCODING_H
178 #define RISCV_ENCODING_H
179 #define MATCH_BEQ 0x63
180 #define MASK_BEQ 0x707f
181 #define MATCH_BNE 0x1063
182 #define MASK_BNE 0x707f
183 #define MATCH_BLT 0x4063
184 #define MASK_BLT 0x707f
185 #define MATCH_BGE 0x5063
186 #define MASK_BGE 0x707f
187 #define MATCH_BLTU 0x6063
188 #define MASK_BLTU 0x707f
189 #define MATCH_BGEU 0x7063
190 #define MASK_BGEU 0x707f
191 #define MATCH_JALR 0x67
192 #define MASK_JALR 0x707f
193 #define MATCH_JAL 0x6f
194 #define MASK_JAL 0x7f
195 #define MATCH_LUI 0x37
196 #define MASK_LUI 0x7f
197 #define MATCH_AUIPC 0x17
198 #define MASK_AUIPC 0x7f
199 #define MATCH_ADDI 0x13
200 #define MASK_ADDI 0x707f
201 #define MATCH_SLLI 0x1013
202 #define MASK_SLLI 0xfc00707f
203 #define MATCH_SLTI 0x2013
204 #define MASK_SLTI 0x707f
205 #define MATCH_SLTIU 0x3013
206 #define MASK_SLTIU 0x707f
207 #define MATCH_XORI 0x4013
208 #define MASK_XORI 0x707f
209 #define MATCH_SRLI 0x5013
210 #define MASK_SRLI 0xfc00707f
211 #define MATCH_SRAI 0x40005013
212 #define MASK_SRAI 0xfc00707f
213 #define MATCH_ORI 0x6013
214 #define MASK_ORI 0x707f
215 #define MATCH_ANDI 0x7013
216 #define MASK_ANDI 0x707f
217 #define MATCH_ADD 0x33
218 #define MASK_ADD 0xfe00707f
219 #define MATCH_SUB 0x40000033
220 #define MASK_SUB 0xfe00707f
221 #define MATCH_SLL 0x1033
222 #define MASK_SLL 0xfe00707f
223 #define MATCH_SLT 0x2033
224 #define MASK_SLT 0xfe00707f
225 #define MATCH_SLTU 0x3033
226 #define MASK_SLTU 0xfe00707f
227 #define MATCH_XOR 0x4033
228 #define MASK_XOR 0xfe00707f
229 #define MATCH_SRL 0x5033
230 #define MASK_SRL 0xfe00707f
231 #define MATCH_SRA 0x40005033
232 #define MASK_SRA 0xfe00707f
233 #define MATCH_OR 0x6033
234 #define MASK_OR 0xfe00707f
235 #define MATCH_AND 0x7033
236 #define MASK_AND 0xfe00707f
237 #define MATCH_ADDIW 0x1b
238 #define MASK_ADDIW 0x707f
239 #define MATCH_SLLIW 0x101b
240 #define MASK_SLLIW 0xfe00707f
241 #define MATCH_SRLIW 0x501b
242 #define MASK_SRLIW 0xfe00707f
243 #define MATCH_SRAIW 0x4000501b
244 #define MASK_SRAIW 0xfe00707f
245 #define MATCH_ADDW 0x3b
246 #define MASK_ADDW 0xfe00707f
247 #define MATCH_SUBW 0x4000003b
248 #define MASK_SUBW 0xfe00707f
249 #define MATCH_SLLW 0x103b
250 #define MASK_SLLW 0xfe00707f
251 #define MATCH_SRLW 0x503b
252 #define MASK_SRLW 0xfe00707f
253 #define MATCH_SRAW 0x4000503b
254 #define MASK_SRAW 0xfe00707f
255 #define MATCH_LB 0x3
256 #define MASK_LB 0x707f
257 #define MATCH_LH 0x1003
258 #define MASK_LH 0x707f
259 #define MATCH_LW 0x2003
260 #define MASK_LW 0x707f
261 #define MATCH_LD 0x3003
262 #define MASK_LD 0x707f
263 #define MATCH_LBU 0x4003
264 #define MASK_LBU 0x707f
265 #define MATCH_LHU 0x5003
266 #define MASK_LHU 0x707f
267 #define MATCH_LWU 0x6003
268 #define MASK_LWU 0x707f
269 #define MATCH_SB 0x23
270 #define MASK_SB 0x707f
271 #define MATCH_SH 0x1023
272 #define MASK_SH 0x707f
273 #define MATCH_SW 0x2023
274 #define MASK_SW 0x707f
275 #define MATCH_SD 0x3023
276 #define MASK_SD 0x707f
277 #define MATCH_FENCE 0xf
278 #define MASK_FENCE 0x707f
279 #define MATCH_FENCE_I 0x100f
280 #define MASK_FENCE_I 0x707f
281 #define MATCH_MUL 0x2000033
282 #define MASK_MUL 0xfe00707f
283 #define MATCH_MULH 0x2001033
284 #define MASK_MULH 0xfe00707f
285 #define MATCH_MULHSU 0x2002033
286 #define MASK_MULHSU 0xfe00707f
287 #define MATCH_MULHU 0x2003033
288 #define MASK_MULHU 0xfe00707f
289 #define MATCH_DIV 0x2004033
290 #define MASK_DIV 0xfe00707f
291 #define MATCH_DIVU 0x2005033
292 #define MASK_DIVU 0xfe00707f
293 #define MATCH_REM 0x2006033
294 #define MASK_REM 0xfe00707f
295 #define MATCH_REMU 0x2007033
296 #define MASK_REMU 0xfe00707f
297 #define MATCH_MULW 0x200003b
298 #define MASK_MULW 0xfe00707f
299 #define MATCH_DIVW 0x200403b
300 #define MASK_DIVW 0xfe00707f
301 #define MATCH_DIVUW 0x200503b
302 #define MASK_DIVUW 0xfe00707f
303 #define MATCH_REMW 0x200603b
304 #define MASK_REMW 0xfe00707f
305 #define MATCH_REMUW 0x200703b
306 #define MASK_REMUW 0xfe00707f
307 #define MATCH_AMOADD_W 0x202f
308 #define MASK_AMOADD_W 0xf800707f
309 #define MATCH_AMOXOR_W 0x2000202f
310 #define MASK_AMOXOR_W 0xf800707f
311 #define MATCH_AMOOR_W 0x4000202f
312 #define MASK_AMOOR_W 0xf800707f
313 #define MATCH_AMOAND_W 0x6000202f
314 #define MASK_AMOAND_W 0xf800707f
315 #define MATCH_AMOMIN_W 0x8000202f
316 #define MASK_AMOMIN_W 0xf800707f
317 #define MATCH_AMOMAX_W 0xa000202f
318 #define MASK_AMOMAX_W 0xf800707f
319 #define MATCH_AMOMINU_W 0xc000202f
320 #define MASK_AMOMINU_W 0xf800707f
321 #define MATCH_AMOMAXU_W 0xe000202f
322 #define MASK_AMOMAXU_W 0xf800707f
323 #define MATCH_AMOSWAP_W 0x800202f
324 #define MASK_AMOSWAP_W 0xf800707f
325 #define MATCH_LR_W 0x1000202f
326 #define MASK_LR_W 0xf9f0707f
327 #define MATCH_SC_W 0x1800202f
328 #define MASK_SC_W 0xf800707f
329 #define MATCH_AMOADD_D 0x302f
330 #define MASK_AMOADD_D 0xf800707f
331 #define MATCH_AMOXOR_D 0x2000302f
332 #define MASK_AMOXOR_D 0xf800707f
333 #define MATCH_AMOOR_D 0x4000302f
334 #define MASK_AMOOR_D 0xf800707f
335 #define MATCH_AMOAND_D 0x6000302f
336 #define MASK_AMOAND_D 0xf800707f
337 #define MATCH_AMOMIN_D 0x8000302f
338 #define MASK_AMOMIN_D 0xf800707f
339 #define MATCH_AMOMAX_D 0xa000302f
340 #define MASK_AMOMAX_D 0xf800707f
341 #define MATCH_AMOMINU_D 0xc000302f
342 #define MASK_AMOMINU_D 0xf800707f
343 #define MATCH_AMOMAXU_D 0xe000302f
344 #define MASK_AMOMAXU_D 0xf800707f
345 #define MATCH_AMOSWAP_D 0x800302f
346 #define MASK_AMOSWAP_D 0xf800707f
347 #define MATCH_LR_D 0x1000302f
348 #define MASK_LR_D 0xf9f0707f
349 #define MATCH_SC_D 0x1800302f
350 #define MASK_SC_D 0xf800707f
351 #define MATCH_ECALL 0x73
352 #define MASK_ECALL 0xffffffff
353 #define MATCH_EBREAK 0x100073
354 #define MASK_EBREAK 0xffffffff
355 #define MATCH_URET 0x200073
356 #define MASK_URET 0xffffffff
357 #define MATCH_SRET 0x10200073
358 #define MASK_SRET 0xffffffff
359 #define MATCH_HRET 0x20200073
360 #define MASK_HRET 0xffffffff
361 #define MATCH_MRET 0x30200073
362 #define MASK_MRET 0xffffffff
363 #define MATCH_SFENCE_VM 0x10400073
364 #define MASK_SFENCE_VM 0xfff07fff
365 #define MATCH_WFI 0x10500073
366 #define MASK_WFI 0xffffffff
367 #define MATCH_CSRRW 0x1073
368 #define MASK_CSRRW 0x707f
369 #define MATCH_CSRRS 0x2073
370 #define MASK_CSRRS 0x707f
371 #define MATCH_CSRRC 0x3073
372 #define MASK_CSRRC 0x707f
373 #define MATCH_CSRRWI 0x5073
374 #define MASK_CSRRWI 0x707f
375 #define MATCH_CSRRSI 0x6073
376 #define MASK_CSRRSI 0x707f
377 #define MATCH_CSRRCI 0x7073
378 #define MASK_CSRRCI 0x707f
379 #define MATCH_FADD_S 0x53
380 #define MASK_FADD_S 0xfe00007f
381 #define MATCH_FSUB_S 0x8000053
382 #define MASK_FSUB_S 0xfe00007f
383 #define MATCH_FMUL_S 0x10000053
384 #define MASK_FMUL_S 0xfe00007f
385 #define MATCH_FDIV_S 0x18000053
386 #define MASK_FDIV_S 0xfe00007f
387 #define MATCH_FSGNJ_S 0x20000053
388 #define MASK_FSGNJ_S 0xfe00707f
389 #define MATCH_FSGNJN_S 0x20001053
390 #define MASK_FSGNJN_S 0xfe00707f
391 #define MATCH_FSGNJX_S 0x20002053
392 #define MASK_FSGNJX_S 0xfe00707f
393 #define MATCH_FMIN_S 0x28000053
394 #define MASK_FMIN_S 0xfe00707f
395 #define MATCH_FMAX_S 0x28001053
396 #define MASK_FMAX_S 0xfe00707f
397 #define MATCH_FSQRT_S 0x58000053
398 #define MASK_FSQRT_S 0xfff0007f
399 #define MATCH_FADD_D 0x2000053
400 #define MASK_FADD_D 0xfe00007f
401 #define MATCH_FSUB_D 0xa000053
402 #define MASK_FSUB_D 0xfe00007f
403 #define MATCH_FMUL_D 0x12000053
404 #define MASK_FMUL_D 0xfe00007f
405 #define MATCH_FDIV_D 0x1a000053
406 #define MASK_FDIV_D 0xfe00007f
407 #define MATCH_FSGNJ_D 0x22000053
408 #define MASK_FSGNJ_D 0xfe00707f
409 #define MATCH_FSGNJN_D 0x22001053
410 #define MASK_FSGNJN_D 0xfe00707f
411 #define MATCH_FSGNJX_D 0x22002053
412 #define MASK_FSGNJX_D 0xfe00707f
413 #define MATCH_FMIN_D 0x2a000053
414 #define MASK_FMIN_D 0xfe00707f
415 #define MATCH_FMAX_D 0x2a001053
416 #define MASK_FMAX_D 0xfe00707f
417 #define MATCH_FCVT_S_D 0x40100053
418 #define MASK_FCVT_S_D 0xfff0007f
419 #define MATCH_FCVT_D_S 0x42000053
420 #define MASK_FCVT_D_S 0xfff0007f
421 #define MATCH_FSQRT_D 0x5a000053
422 #define MASK_FSQRT_D 0xfff0007f
423 #define MATCH_FLE_S 0xa0000053
424 #define MASK_FLE_S 0xfe00707f
425 #define MATCH_FLT_S 0xa0001053
426 #define MASK_FLT_S 0xfe00707f
427 #define MATCH_FEQ_S 0xa0002053
428 #define MASK_FEQ_S 0xfe00707f
429 #define MATCH_FLE_D 0xa2000053
430 #define MASK_FLE_D 0xfe00707f
431 #define MATCH_FLT_D 0xa2001053
432 #define MASK_FLT_D 0xfe00707f
433 #define MATCH_FEQ_D 0xa2002053
434 #define MASK_FEQ_D 0xfe00707f
435 #define MATCH_FCVT_W_S 0xc0000053
436 #define MASK_FCVT_W_S 0xfff0007f
437 #define MATCH_FCVT_WU_S 0xc0100053
438 #define MASK_FCVT_WU_S 0xfff0007f
439 #define MATCH_FCVT_L_S 0xc0200053
440 #define MASK_FCVT_L_S 0xfff0007f
441 #define MATCH_FCVT_LU_S 0xc0300053
442 #define MASK_FCVT_LU_S 0xfff0007f
443 #define MATCH_FMV_X_S 0xe0000053
444 #define MASK_FMV_X_S 0xfff0707f
445 #define MATCH_FCLASS_S 0xe0001053
446 #define MASK_FCLASS_S 0xfff0707f
447 #define MATCH_FCVT_W_D 0xc2000053
448 #define MASK_FCVT_W_D 0xfff0007f
449 #define MATCH_FCVT_WU_D 0xc2100053
450 #define MASK_FCVT_WU_D 0xfff0007f
451 #define MATCH_FCVT_L_D 0xc2200053
452 #define MASK_FCVT_L_D 0xfff0007f
453 #define MATCH_FCVT_LU_D 0xc2300053
454 #define MASK_FCVT_LU_D 0xfff0007f
455 #define MATCH_FMV_X_D 0xe2000053
456 #define MASK_FMV_X_D 0xfff0707f
457 #define MATCH_FCLASS_D 0xe2001053
458 #define MASK_FCLASS_D 0xfff0707f
459 #define MATCH_FCVT_S_W 0xd0000053
460 #define MASK_FCVT_S_W 0xfff0007f
461 #define MATCH_FCVT_S_WU 0xd0100053
462 #define MASK_FCVT_S_WU 0xfff0007f
463 #define MATCH_FCVT_S_L 0xd0200053
464 #define MASK_FCVT_S_L 0xfff0007f
465 #define MATCH_FCVT_S_LU 0xd0300053
466 #define MASK_FCVT_S_LU 0xfff0007f
467 #define MATCH_FMV_S_X 0xf0000053
468 #define MASK_FMV_S_X 0xfff0707f
469 #define MATCH_FCVT_D_W 0xd2000053
470 #define MASK_FCVT_D_W 0xfff0007f
471 #define MATCH_FCVT_D_WU 0xd2100053
472 #define MASK_FCVT_D_WU 0xfff0007f
473 #define MATCH_FCVT_D_L 0xd2200053
474 #define MASK_FCVT_D_L 0xfff0007f
475 #define MATCH_FCVT_D_LU 0xd2300053
476 #define MASK_FCVT_D_LU 0xfff0007f
477 #define MATCH_FMV_D_X 0xf2000053
478 #define MASK_FMV_D_X 0xfff0707f
479 #define MATCH_FLW 0x2007
480 #define MASK_FLW 0x707f
481 #define MATCH_FLD 0x3007
482 #define MASK_FLD 0x707f
483 #define MATCH_FSW 0x2027
484 #define MASK_FSW 0x707f
485 #define MATCH_FSD 0x3027
486 #define MASK_FSD 0x707f
487 #define MATCH_FMADD_S 0x43
488 #define MASK_FMADD_S 0x600007f
489 #define MATCH_FMSUB_S 0x47
490 #define MASK_FMSUB_S 0x600007f
491 #define MATCH_FNMSUB_S 0x4b
492 #define MASK_FNMSUB_S 0x600007f
493 #define MATCH_FNMADD_S 0x4f
494 #define MASK_FNMADD_S 0x600007f
495 #define MATCH_FMADD_D 0x2000043
496 #define MASK_FMADD_D 0x600007f
497 #define MATCH_FMSUB_D 0x2000047
498 #define MASK_FMSUB_D 0x600007f
499 #define MATCH_FNMSUB_D 0x200004b
500 #define MASK_FNMSUB_D 0x600007f
501 #define MATCH_FNMADD_D 0x200004f
502 #define MASK_FNMADD_D 0x600007f
503 #define MATCH_C_NOP 0x1
504 #define MASK_C_NOP 0xffff
505 #define MATCH_C_ADDI16SP 0x6101
506 #define MASK_C_ADDI16SP 0xef83
507 #define MATCH_C_JR 0x8002
508 #define MASK_C_JR 0xf07f
509 #define MATCH_C_JALR 0x9002
510 #define MASK_C_JALR 0xf07f
511 #define MATCH_C_EBREAK 0x9002
512 #define MASK_C_EBREAK 0xffff
513 #define MATCH_C_LD 0x6000
514 #define MASK_C_LD 0xe003
515 #define MATCH_C_SD 0xe000
516 #define MASK_C_SD 0xe003
517 #define MATCH_C_ADDIW 0x2001
518 #define MASK_C_ADDIW 0xe003
519 #define MATCH_C_LDSP 0x6002
520 #define MASK_C_LDSP 0xe003
521 #define MATCH_C_SDSP 0xe002
522 #define MASK_C_SDSP 0xe003
523 #define MATCH_C_ADDI4SPN 0x0
524 #define MASK_C_ADDI4SPN 0xe003
525 #define MATCH_C_FLD 0x2000
526 #define MASK_C_FLD 0xe003
527 #define MATCH_C_LW 0x4000
528 #define MASK_C_LW 0xe003
529 #define MATCH_C_FLW 0x6000
530 #define MASK_C_FLW 0xe003
531 #define MATCH_C_FSD 0xa000
532 #define MASK_C_FSD 0xe003
533 #define MATCH_C_SW 0xc000
534 #define MASK_C_SW 0xe003
535 #define MATCH_C_FSW 0xe000
536 #define MASK_C_FSW 0xe003
537 #define MATCH_C_ADDI 0x1
538 #define MASK_C_ADDI 0xe003
539 #define MATCH_C_JAL 0x2001
540 #define MASK_C_JAL 0xe003
541 #define MATCH_C_LI 0x4001
542 #define MASK_C_LI 0xe003
543 #define MATCH_C_LUI 0x6001
544 #define MASK_C_LUI 0xe003
545 #define MATCH_C_SRLI 0x8001
546 #define MASK_C_SRLI 0xec03
547 #define MATCH_C_SRAI 0x8401
548 #define MASK_C_SRAI 0xec03
549 #define MATCH_C_ANDI 0x8801
550 #define MASK_C_ANDI 0xec03
551 #define MATCH_C_SUB 0x8c01
552 #define MASK_C_SUB 0xfc63
553 #define MATCH_C_XOR 0x8c21
554 #define MASK_C_XOR 0xfc63
555 #define MATCH_C_OR 0x8c41
556 #define MASK_C_OR 0xfc63
557 #define MATCH_C_AND 0x8c61
558 #define MASK_C_AND 0xfc63
559 #define MATCH_C_SUBW 0x9c01
560 #define MASK_C_SUBW 0xfc63
561 #define MATCH_C_ADDW 0x9c21
562 #define MASK_C_ADDW 0xfc63
563 #define MATCH_C_J 0xa001
564 #define MASK_C_J 0xe003
565 #define MATCH_C_BEQZ 0xc001
566 #define MASK_C_BEQZ 0xe003
567 #define MATCH_C_BNEZ 0xe001
568 #define MASK_C_BNEZ 0xe003
569 #define MATCH_C_SLLI 0x2
570 #define MASK_C_SLLI 0xe003
571 #define MATCH_C_FLDSP 0x2002
572 #define MASK_C_FLDSP 0xe003
573 #define MATCH_C_LWSP 0x4002
574 #define MASK_C_LWSP 0xe003
575 #define MATCH_C_FLWSP 0x6002
576 #define MASK_C_FLWSP 0xe003
577 #define MATCH_C_MV 0x8002
578 #define MASK_C_MV 0xf003
579 #define MATCH_C_ADD 0x9002
580 #define MASK_C_ADD 0xf003
581 #define MATCH_C_FSDSP 0xa002
582 #define MASK_C_FSDSP 0xe003
583 #define MATCH_C_SWSP 0xc002
584 #define MASK_C_SWSP 0xe003
585 #define MATCH_C_FSWSP 0xe002
586 #define MASK_C_FSWSP 0xe003
587 #define MATCH_CUSTOM0 0xb
588 #define MASK_CUSTOM0 0x707f
589 #define MATCH_CUSTOM0_RS1 0x200b
590 #define MASK_CUSTOM0_RS1 0x707f
591 #define MATCH_CUSTOM0_RS1_RS2 0x300b
592 #define MASK_CUSTOM0_RS1_RS2 0x707f
593 #define MATCH_CUSTOM0_RD 0x400b
594 #define MASK_CUSTOM0_RD 0x707f
595 #define MATCH_CUSTOM0_RD_RS1 0x600b
596 #define MASK_CUSTOM0_RD_RS1 0x707f
597 #define MATCH_CUSTOM0_RD_RS1_RS2 0x700b
598 #define MASK_CUSTOM0_RD_RS1_RS2 0x707f
599 #define MATCH_CUSTOM1 0x2b
600 #define MASK_CUSTOM1 0x707f
601 #define MATCH_CUSTOM1_RS1 0x202b
602 #define MASK_CUSTOM1_RS1 0x707f
603 #define MATCH_CUSTOM1_RS1_RS2 0x302b
604 #define MASK_CUSTOM1_RS1_RS2 0x707f
605 #define MATCH_CUSTOM1_RD 0x402b
606 #define MASK_CUSTOM1_RD 0x707f
607 #define MATCH_CUSTOM1_RD_RS1 0x602b
608 #define MASK_CUSTOM1_RD_RS1 0x707f
609 #define MATCH_CUSTOM1_RD_RS1_RS2 0x702b
610 #define MASK_CUSTOM1_RD_RS1_RS2 0x707f
611 #define MATCH_CUSTOM2 0x5b
612 #define MASK_CUSTOM2 0x707f
613 #define MATCH_CUSTOM2_RS1 0x205b
614 #define MASK_CUSTOM2_RS1 0x707f
615 #define MATCH_CUSTOM2_RS1_RS2 0x305b
616 #define MASK_CUSTOM2_RS1_RS2 0x707f
617 #define MATCH_CUSTOM2_RD 0x405b
618 #define MASK_CUSTOM2_RD 0x707f
619 #define MATCH_CUSTOM2_RD_RS1 0x605b
620 #define MASK_CUSTOM2_RD_RS1 0x707f
621 #define MATCH_CUSTOM2_RD_RS1_RS2 0x705b
622 #define MASK_CUSTOM2_RD_RS1_RS2 0x707f
623 #define MATCH_CUSTOM3 0x7b
624 #define MASK_CUSTOM3 0x707f
625 #define MATCH_CUSTOM3_RS1 0x207b
626 #define MASK_CUSTOM3_RS1 0x707f
627 #define MATCH_CUSTOM3_RS1_RS2 0x307b
628 #define MASK_CUSTOM3_RS1_RS2 0x707f
629 #define MATCH_CUSTOM3_RD 0x407b
630 #define MASK_CUSTOM3_RD 0x707f
631 #define MATCH_CUSTOM3_RD_RS1 0x607b
632 #define MASK_CUSTOM3_RD_RS1 0x707f
633 #define MATCH_CUSTOM3_RD_RS1_RS2 0x707b
634 #define MASK_CUSTOM3_RD_RS1_RS2 0x707f
635 #define CSR_FFLAGS 0x1
636 #define CSR_FRM 0x2
637 #define CSR_FCSR 0x3
638 #define CSR_CYCLE 0xc00
639 #define CSR_TIME 0xc01
640 #define CSR_INSTRET 0xc02
641 #define CSR_SSTATUS 0x100
642 #define CSR_SIE 0x104
643 #define CSR_STVEC 0x105
644 #define CSR_SSCRATCH 0x140
645 #define CSR_SEPC 0x141
646 #define CSR_SCAUSE 0x142
647 #define CSR_SBADADDR 0x143
648 #define CSR_SIP 0x144
649 #define CSR_SPTBR 0x180
650 #define CSR_SASID 0x181
651 #define CSR_SCYCLE 0xd00
652 #define CSR_STIME 0xd01
653 #define CSR_SINSTRET 0xd02
654 #define CSR_MSTATUS 0x300
655 #define CSR_MEDELEG 0x302
656 #define CSR_MIDELEG 0x303
657 #define CSR_MIE 0x304
658 #define CSR_MTVEC 0x305
659 #define CSR_MSCRATCH 0x340
660 #define CSR_MEPC 0x341
661 #define CSR_MCAUSE 0x342
662 #define CSR_MBADADDR 0x343
663 #define CSR_MIP 0x344
664 #define CSR_MIPI 0x345
665 #define CSR_MUCOUNTEREN 0x310
666 #define CSR_MSCOUNTEREN 0x311
667 #define CSR_MUCYCLE_DELTA 0x700
668 #define CSR_MUTIME_DELTA 0x701
669 #define CSR_MUINSTRET_DELTA 0x702
670 #define CSR_MSCYCLE_DELTA 0x704
671 #define CSR_MSTIME_DELTA 0x705
672 #define CSR_MSINSTRET_DELTA 0x706
673 #define CSR_MCYCLE 0xf00
674 #define CSR_MINSTRET 0xf02
675 #define CSR_MISA 0xf10
676 #define CSR_MVENDORID 0xf11
677 #define CSR_MARCHID 0xf12
678 #define CSR_MIMPID 0xf13
679 #define CSR_MCFGADDR 0xf14
680 #define CSR_MHARTID 0xf15
681 #define CSR_MTOHOST 0x7c0
682 #define CSR_MFROMHOST 0x7c1
683 #define CSR_MRESET 0x7c2
684 #define CSR_CYCLEH 0xc80
685 #define CSR_TIMEH 0xc81
686 #define CSR_INSTRETH 0xc82
687 #define CSR_MUCYCLE_DELTAH 0x780
688 #define CSR_MUTIME_DELTAH 0x781
689 #define CSR_MUINSTRET_DELTAH 0x782
690 #define CSR_MSCYCLE_DELTAH 0x784
691 #define CSR_MSTIME_DELTAH 0x785
692 #define CSR_MSINSTRET_DELTAH 0x786
693 #define CSR_MCYCLEH 0xf80
694 #define CSR_MINSTRETH 0xf82
695 #define CAUSE_MISALIGNED_FETCH 0x0
696 #define CAUSE_FAULT_FETCH 0x1
697 #define CAUSE_ILLEGAL_INSTRUCTION 0x2
698 #define CAUSE_BREAKPOINT 0x3
699 #define CAUSE_MISALIGNED_LOAD 0x4
700 #define CAUSE_FAULT_LOAD 0x5
701 #define CAUSE_MISALIGNED_STORE 0x6
702 #define CAUSE_FAULT_STORE 0x7
703 #define CAUSE_USER_ECALL 0x8
704 #define CAUSE_SUPERVISOR_ECALL 0x9
705 #define CAUSE_HYPERVISOR_ECALL 0xa
706 #define CAUSE_MACHINE_ECALL 0xb
707 #endif
708 #ifdef DECLARE_INSN
709 DECLARE_INSN(beq, MATCH_BEQ, MASK_BEQ)
710 DECLARE_INSN(bne, MATCH_BNE, MASK_BNE)
711 DECLARE_INSN(blt, MATCH_BLT, MASK_BLT)
712 DECLARE_INSN(bge, MATCH_BGE, MASK_BGE)
713 DECLARE_INSN(bltu, MATCH_BLTU, MASK_BLTU)
714 DECLARE_INSN(bgeu, MATCH_BGEU, MASK_BGEU)
715 DECLARE_INSN(jalr, MATCH_JALR, MASK_JALR)
716 DECLARE_INSN(jal, MATCH_JAL, MASK_JAL)
717 DECLARE_INSN(lui, MATCH_LUI, MASK_LUI)
718 DECLARE_INSN(auipc, MATCH_AUIPC, MASK_AUIPC)
719 DECLARE_INSN(addi, MATCH_ADDI, MASK_ADDI)
720 DECLARE_INSN(slli, MATCH_SLLI, MASK_SLLI)
721 DECLARE_INSN(slti, MATCH_SLTI, MASK_SLTI)
722 DECLARE_INSN(sltiu, MATCH_SLTIU, MASK_SLTIU)
723 DECLARE_INSN(xori, MATCH_XORI, MASK_XORI)
724 DECLARE_INSN(srli, MATCH_SRLI, MASK_SRLI)
725 DECLARE_INSN(srai, MATCH_SRAI, MASK_SRAI)
726 DECLARE_INSN(ori, MATCH_ORI, MASK_ORI)
727 DECLARE_INSN(andi, MATCH_ANDI, MASK_ANDI)
728 DECLARE_INSN(add, MATCH_ADD, MASK_ADD)
729 DECLARE_INSN(sub, MATCH_SUB, MASK_SUB)
730 DECLARE_INSN(sll, MATCH_SLL, MASK_SLL)
731 DECLARE_INSN(slt, MATCH_SLT, MASK_SLT)
732 DECLARE_INSN(sltu, MATCH_SLTU, MASK_SLTU)
733 DECLARE_INSN(xor, MATCH_XOR, MASK_XOR)
734 DECLARE_INSN(srl, MATCH_SRL, MASK_SRL)
735 DECLARE_INSN(sra, MATCH_SRA, MASK_SRA)
736 DECLARE_INSN(or, MATCH_OR, MASK_OR)
737 DECLARE_INSN(and, MATCH_AND, MASK_AND)
738 DECLARE_INSN(addiw, MATCH_ADDIW, MASK_ADDIW)
739 DECLARE_INSN(slliw, MATCH_SLLIW, MASK_SLLIW)
740 DECLARE_INSN(srliw, MATCH_SRLIW, MASK_SRLIW)
741 DECLARE_INSN(sraiw, MATCH_SRAIW, MASK_SRAIW)
742 DECLARE_INSN(addw, MATCH_ADDW, MASK_ADDW)
743 DECLARE_INSN(subw, MATCH_SUBW, MASK_SUBW)
744 DECLARE_INSN(sllw, MATCH_SLLW, MASK_SLLW)
745 DECLARE_INSN(srlw, MATCH_SRLW, MASK_SRLW)
746 DECLARE_INSN(sraw, MATCH_SRAW, MASK_SRAW)
747 DECLARE_INSN(lb, MATCH_LB, MASK_LB)
748 DECLARE_INSN(lh, MATCH_LH, MASK_LH)
749 DECLARE_INSN(lw, MATCH_LW, MASK_LW)
750 DECLARE_INSN(ld, MATCH_LD, MASK_LD)
751 DECLARE_INSN(lbu, MATCH_LBU, MASK_LBU)
752 DECLARE_INSN(lhu, MATCH_LHU, MASK_LHU)
753 DECLARE_INSN(lwu, MATCH_LWU, MASK_LWU)
754 DECLARE_INSN(sb, MATCH_SB, MASK_SB)
755 DECLARE_INSN(sh, MATCH_SH, MASK_SH)
756 DECLARE_INSN(sw, MATCH_SW, MASK_SW)
757 DECLARE_INSN(sd, MATCH_SD, MASK_SD)
758 DECLARE_INSN(fence, MATCH_FENCE, MASK_FENCE)
759 DECLARE_INSN(fence_i, MATCH_FENCE_I, MASK_FENCE_I)
760 DECLARE_INSN(mul, MATCH_MUL, MASK_MUL)
761 DECLARE_INSN(mulh, MATCH_MULH, MASK_MULH)
762 DECLARE_INSN(mulhsu, MATCH_MULHSU, MASK_MULHSU)
763 DECLARE_INSN(mulhu, MATCH_MULHU, MASK_MULHU)
764 DECLARE_INSN(div, MATCH_DIV, MASK_DIV)
765 DECLARE_INSN(divu, MATCH_DIVU, MASK_DIVU)
766 DECLARE_INSN(rem, MATCH_REM, MASK_REM)
767 DECLARE_INSN(remu, MATCH_REMU, MASK_REMU)
768 DECLARE_INSN(mulw, MATCH_MULW, MASK_MULW)
769 DECLARE_INSN(divw, MATCH_DIVW, MASK_DIVW)
770 DECLARE_INSN(divuw, MATCH_DIVUW, MASK_DIVUW)
771 DECLARE_INSN(remw, MATCH_REMW, MASK_REMW)
772 DECLARE_INSN(remuw, MATCH_REMUW, MASK_REMUW)
773 DECLARE_INSN(amoadd_w, MATCH_AMOADD_W, MASK_AMOADD_W)
774 DECLARE_INSN(amoxor_w, MATCH_AMOXOR_W, MASK_AMOXOR_W)
775 DECLARE_INSN(amoor_w, MATCH_AMOOR_W, MASK_AMOOR_W)
776 DECLARE_INSN(amoand_w, MATCH_AMOAND_W, MASK_AMOAND_W)
777 DECLARE_INSN(amomin_w, MATCH_AMOMIN_W, MASK_AMOMIN_W)
778 DECLARE_INSN(amomax_w, MATCH_AMOMAX_W, MASK_AMOMAX_W)
779 DECLARE_INSN(amominu_w, MATCH_AMOMINU_W, MASK_AMOMINU_W)
780 DECLARE_INSN(amomaxu_w, MATCH_AMOMAXU_W, MASK_AMOMAXU_W)
781 DECLARE_INSN(amoswap_w, MATCH_AMOSWAP_W, MASK_AMOSWAP_W)
782 DECLARE_INSN(lr_w, MATCH_LR_W, MASK_LR_W)
783 DECLARE_INSN(sc_w, MATCH_SC_W, MASK_SC_W)
784 DECLARE_INSN(amoadd_d, MATCH_AMOADD_D, MASK_AMOADD_D)
785 DECLARE_INSN(amoxor_d, MATCH_AMOXOR_D, MASK_AMOXOR_D)
786 DECLARE_INSN(amoor_d, MATCH_AMOOR_D, MASK_AMOOR_D)
787 DECLARE_INSN(amoand_d, MATCH_AMOAND_D, MASK_AMOAND_D)
788 DECLARE_INSN(amomin_d, MATCH_AMOMIN_D, MASK_AMOMIN_D)
789 DECLARE_INSN(amomax_d, MATCH_AMOMAX_D, MASK_AMOMAX_D)
790 DECLARE_INSN(amominu_d, MATCH_AMOMINU_D, MASK_AMOMINU_D)
791 DECLARE_INSN(amomaxu_d, MATCH_AMOMAXU_D, MASK_AMOMAXU_D)
792 DECLARE_INSN(amoswap_d, MATCH_AMOSWAP_D, MASK_AMOSWAP_D)
793 DECLARE_INSN(lr_d, MATCH_LR_D, MASK_LR_D)
794 DECLARE_INSN(sc_d, MATCH_SC_D, MASK_SC_D)
795 DECLARE_INSN(ecall, MATCH_ECALL, MASK_ECALL)
796 DECLARE_INSN(ebreak, MATCH_EBREAK, MASK_EBREAK)
797 DECLARE_INSN(uret, MATCH_URET, MASK_URET)
798 DECLARE_INSN(sret, MATCH_SRET, MASK_SRET)
799 DECLARE_INSN(hret, MATCH_HRET, MASK_HRET)
800 DECLARE_INSN(mret, MATCH_MRET, MASK_MRET)
801 DECLARE_INSN(sfence_vm, MATCH_SFENCE_VM, MASK_SFENCE_VM)
802 DECLARE_INSN(wfi, MATCH_WFI, MASK_WFI)
803 DECLARE_INSN(csrrw, MATCH_CSRRW, MASK_CSRRW)
804 DECLARE_INSN(csrrs, MATCH_CSRRS, MASK_CSRRS)
805 DECLARE_INSN(csrrc, MATCH_CSRRC, MASK_CSRRC)
806 DECLARE_INSN(csrrwi, MATCH_CSRRWI, MASK_CSRRWI)
807 DECLARE_INSN(csrrsi, MATCH_CSRRSI, MASK_CSRRSI)
808 DECLARE_INSN(csrrci, MATCH_CSRRCI, MASK_CSRRCI)
809 DECLARE_INSN(fadd_s, MATCH_FADD_S, MASK_FADD_S)
810 DECLARE_INSN(fsub_s, MATCH_FSUB_S, MASK_FSUB_S)
811 DECLARE_INSN(fmul_s, MATCH_FMUL_S, MASK_FMUL_S)
812 DECLARE_INSN(fdiv_s, MATCH_FDIV_S, MASK_FDIV_S)
813 DECLARE_INSN(fsgnj_s, MATCH_FSGNJ_S, MASK_FSGNJ_S)
814 DECLARE_INSN(fsgnjn_s, MATCH_FSGNJN_S, MASK_FSGNJN_S)
815 DECLARE_INSN(fsgnjx_s, MATCH_FSGNJX_S, MASK_FSGNJX_S)
816 DECLARE_INSN(fmin_s, MATCH_FMIN_S, MASK_FMIN_S)
817 DECLARE_INSN(fmax_s, MATCH_FMAX_S, MASK_FMAX_S)
818 DECLARE_INSN(fsqrt_s, MATCH_FSQRT_S, MASK_FSQRT_S)
819 DECLARE_INSN(fadd_d, MATCH_FADD_D, MASK_FADD_D)
820 DECLARE_INSN(fsub_d, MATCH_FSUB_D, MASK_FSUB_D)
821 DECLARE_INSN(fmul_d, MATCH_FMUL_D, MASK_FMUL_D)
822 DECLARE_INSN(fdiv_d, MATCH_FDIV_D, MASK_FDIV_D)
823 DECLARE_INSN(fsgnj_d, MATCH_FSGNJ_D, MASK_FSGNJ_D)
824 DECLARE_INSN(fsgnjn_d, MATCH_FSGNJN_D, MASK_FSGNJN_D)
825 DECLARE_INSN(fsgnjx_d, MATCH_FSGNJX_D, MASK_FSGNJX_D)
826 DECLARE_INSN(fmin_d, MATCH_FMIN_D, MASK_FMIN_D)
827 DECLARE_INSN(fmax_d, MATCH_FMAX_D, MASK_FMAX_D)
828 DECLARE_INSN(fcvt_s_d, MATCH_FCVT_S_D, MASK_FCVT_S_D)
829 DECLARE_INSN(fcvt_d_s, MATCH_FCVT_D_S, MASK_FCVT_D_S)
830 DECLARE_INSN(fsqrt_d, MATCH_FSQRT_D, MASK_FSQRT_D)
831 DECLARE_INSN(fle_s, MATCH_FLE_S, MASK_FLE_S)
832 DECLARE_INSN(flt_s, MATCH_FLT_S, MASK_FLT_S)
833 DECLARE_INSN(feq_s, MATCH_FEQ_S, MASK_FEQ_S)
834 DECLARE_INSN(fle_d, MATCH_FLE_D, MASK_FLE_D)
835 DECLARE_INSN(flt_d, MATCH_FLT_D, MASK_FLT_D)
836 DECLARE_INSN(feq_d, MATCH_FEQ_D, MASK_FEQ_D)
837 DECLARE_INSN(fcvt_w_s, MATCH_FCVT_W_S, MASK_FCVT_W_S)
838 DECLARE_INSN(fcvt_wu_s, MATCH_FCVT_WU_S, MASK_FCVT_WU_S)
839 DECLARE_INSN(fcvt_l_s, MATCH_FCVT_L_S, MASK_FCVT_L_S)
840 DECLARE_INSN(fcvt_lu_s, MATCH_FCVT_LU_S, MASK_FCVT_LU_S)
841 DECLARE_INSN(fmv_x_s, MATCH_FMV_X_S, MASK_FMV_X_S)
842 DECLARE_INSN(fclass_s, MATCH_FCLASS_S, MASK_FCLASS_S)
843 DECLARE_INSN(fcvt_w_d, MATCH_FCVT_W_D, MASK_FCVT_W_D)
844 DECLARE_INSN(fcvt_wu_d, MATCH_FCVT_WU_D, MASK_FCVT_WU_D)
845 DECLARE_INSN(fcvt_l_d, MATCH_FCVT_L_D, MASK_FCVT_L_D)
846 DECLARE_INSN(fcvt_lu_d, MATCH_FCVT_LU_D, MASK_FCVT_LU_D)
847 DECLARE_INSN(fmv_x_d, MATCH_FMV_X_D, MASK_FMV_X_D)
848 DECLARE_INSN(fclass_d, MATCH_FCLASS_D, MASK_FCLASS_D)
849 DECLARE_INSN(fcvt_s_w, MATCH_FCVT_S_W, MASK_FCVT_S_W)
850 DECLARE_INSN(fcvt_s_wu, MATCH_FCVT_S_WU, MASK_FCVT_S_WU)
851 DECLARE_INSN(fcvt_s_l, MATCH_FCVT_S_L, MASK_FCVT_S_L)
852 DECLARE_INSN(fcvt_s_lu, MATCH_FCVT_S_LU, MASK_FCVT_S_LU)
853 DECLARE_INSN(fmv_s_x, MATCH_FMV_S_X, MASK_FMV_S_X)
854 DECLARE_INSN(fcvt_d_w, MATCH_FCVT_D_W, MASK_FCVT_D_W)
855 DECLARE_INSN(fcvt_d_wu, MATCH_FCVT_D_WU, MASK_FCVT_D_WU)
856 DECLARE_INSN(fcvt_d_l, MATCH_FCVT_D_L, MASK_FCVT_D_L)
857 DECLARE_INSN(fcvt_d_lu, MATCH_FCVT_D_LU, MASK_FCVT_D_LU)
858 DECLARE_INSN(fmv_d_x, MATCH_FMV_D_X, MASK_FMV_D_X)
859 DECLARE_INSN(flw, MATCH_FLW, MASK_FLW)
860 DECLARE_INSN(fld, MATCH_FLD, MASK_FLD)
861 DECLARE_INSN(fsw, MATCH_FSW, MASK_FSW)
862 DECLARE_INSN(fsd, MATCH_FSD, MASK_FSD)
863 DECLARE_INSN(fmadd_s, MATCH_FMADD_S, MASK_FMADD_S)
864 DECLARE_INSN(fmsub_s, MATCH_FMSUB_S, MASK_FMSUB_S)
865 DECLARE_INSN(fnmsub_s, MATCH_FNMSUB_S, MASK_FNMSUB_S)
866 DECLARE_INSN(fnmadd_s, MATCH_FNMADD_S, MASK_FNMADD_S)
867 DECLARE_INSN(fmadd_d, MATCH_FMADD_D, MASK_FMADD_D)
868 DECLARE_INSN(fmsub_d, MATCH_FMSUB_D, MASK_FMSUB_D)
869 DECLARE_INSN(fnmsub_d, MATCH_FNMSUB_D, MASK_FNMSUB_D)
870 DECLARE_INSN(fnmadd_d, MATCH_FNMADD_D, MASK_FNMADD_D)
871 DECLARE_INSN(c_nop, MATCH_C_NOP, MASK_C_NOP)
872 DECLARE_INSN(c_addi16sp, MATCH_C_ADDI16SP, MASK_C_ADDI16SP)
873 DECLARE_INSN(c_jr, MATCH_C_JR, MASK_C_JR)
874 DECLARE_INSN(c_jalr, MATCH_C_JALR, MASK_C_JALR)
875 DECLARE_INSN(c_ebreak, MATCH_C_EBREAK, MASK_C_EBREAK)
876 DECLARE_INSN(c_ld, MATCH_C_LD, MASK_C_LD)
877 DECLARE_INSN(c_sd, MATCH_C_SD, MASK_C_SD)
878 DECLARE_INSN(c_addiw, MATCH_C_ADDIW, MASK_C_ADDIW)
879 DECLARE_INSN(c_ldsp, MATCH_C_LDSP, MASK_C_LDSP)
880 DECLARE_INSN(c_sdsp, MATCH_C_SDSP, MASK_C_SDSP)
881 DECLARE_INSN(c_addi4spn, MATCH_C_ADDI4SPN, MASK_C_ADDI4SPN)
882 DECLARE_INSN(c_fld, MATCH_C_FLD, MASK_C_FLD)
883 DECLARE_INSN(c_lw, MATCH_C_LW, MASK_C_LW)
884 DECLARE_INSN(c_flw, MATCH_C_FLW, MASK_C_FLW)
885 DECLARE_INSN(c_fsd, MATCH_C_FSD, MASK_C_FSD)
886 DECLARE_INSN(c_sw, MATCH_C_SW, MASK_C_SW)
887 DECLARE_INSN(c_fsw, MATCH_C_FSW, MASK_C_FSW)
888 DECLARE_INSN(c_addi, MATCH_C_ADDI, MASK_C_ADDI)
889 DECLARE_INSN(c_jal, MATCH_C_JAL, MASK_C_JAL)
890 DECLARE_INSN(c_li, MATCH_C_LI, MASK_C_LI)
891 DECLARE_INSN(c_lui, MATCH_C_LUI, MASK_C_LUI)
892 DECLARE_INSN(c_srli, MATCH_C_SRLI, MASK_C_SRLI)
893 DECLARE_INSN(c_srai, MATCH_C_SRAI, MASK_C_SRAI)
894 DECLARE_INSN(c_andi, MATCH_C_ANDI, MASK_C_ANDI)
895 DECLARE_INSN(c_sub, MATCH_C_SUB, MASK_C_SUB)
896 DECLARE_INSN(c_xor, MATCH_C_XOR, MASK_C_XOR)
897 DECLARE_INSN(c_or, MATCH_C_OR, MASK_C_OR)
898 DECLARE_INSN(c_and, MATCH_C_AND, MASK_C_AND)
899 DECLARE_INSN(c_subw, MATCH_C_SUBW, MASK_C_SUBW)
900 DECLARE_INSN(c_addw, MATCH_C_ADDW, MASK_C_ADDW)
901 DECLARE_INSN(c_j, MATCH_C_J, MASK_C_J)
902 DECLARE_INSN(c_beqz, MATCH_C_BEQZ, MASK_C_BEQZ)
903 DECLARE_INSN(c_bnez, MATCH_C_BNEZ, MASK_C_BNEZ)
904 DECLARE_INSN(c_slli, MATCH_C_SLLI, MASK_C_SLLI)
905 DECLARE_INSN(c_fldsp, MATCH_C_FLDSP, MASK_C_FLDSP)
906 DECLARE_INSN(c_lwsp, MATCH_C_LWSP, MASK_C_LWSP)
907 DECLARE_INSN(c_flwsp, MATCH_C_FLWSP, MASK_C_FLWSP)
908 DECLARE_INSN(c_mv, MATCH_C_MV, MASK_C_MV)
909 DECLARE_INSN(c_add, MATCH_C_ADD, MASK_C_ADD)
910 DECLARE_INSN(c_fsdsp, MATCH_C_FSDSP, MASK_C_FSDSP)
911 DECLARE_INSN(c_swsp, MATCH_C_SWSP, MASK_C_SWSP)
912 DECLARE_INSN(c_fswsp, MATCH_C_FSWSP, MASK_C_FSWSP)
913 DECLARE_INSN(custom0, MATCH_CUSTOM0, MASK_CUSTOM0)
914 DECLARE_INSN(custom0_rs1, MATCH_CUSTOM0_RS1, MASK_CUSTOM0_RS1)
915 DECLARE_INSN(custom0_rs1_rs2, MATCH_CUSTOM0_RS1_RS2, MASK_CUSTOM0_RS1_RS2)
916 DECLARE_INSN(custom0_rd, MATCH_CUSTOM0_RD, MASK_CUSTOM0_RD)
917 DECLARE_INSN(custom0_rd_rs1, MATCH_CUSTOM0_RD_RS1, MASK_CUSTOM0_RD_RS1)
918 DECLARE_INSN(custom0_rd_rs1_rs2, MATCH_CUSTOM0_RD_RS1_RS2, MASK_CUSTOM0_RD_RS1_RS2)
919 DECLARE_INSN(custom1, MATCH_CUSTOM1, MASK_CUSTOM1)
920 DECLARE_INSN(custom1_rs1, MATCH_CUSTOM1_RS1, MASK_CUSTOM1_RS1)
921 DECLARE_INSN(custom1_rs1_rs2, MATCH_CUSTOM1_RS1_RS2, MASK_CUSTOM1_RS1_RS2)
922 DECLARE_INSN(custom1_rd, MATCH_CUSTOM1_RD, MASK_CUSTOM1_RD)
923 DECLARE_INSN(custom1_rd_rs1, MATCH_CUSTOM1_RD_RS1, MASK_CUSTOM1_RD_RS1)
924 DECLARE_INSN(custom1_rd_rs1_rs2, MATCH_CUSTOM1_RD_RS1_RS2, MASK_CUSTOM1_RD_RS1_RS2)
925 DECLARE_INSN(custom2, MATCH_CUSTOM2, MASK_CUSTOM2)
926 DECLARE_INSN(custom2_rs1, MATCH_CUSTOM2_RS1, MASK_CUSTOM2_RS1)
927 DECLARE_INSN(custom2_rs1_rs2, MATCH_CUSTOM2_RS1_RS2, MASK_CUSTOM2_RS1_RS2)
928 DECLARE_INSN(custom2_rd, MATCH_CUSTOM2_RD, MASK_CUSTOM2_RD)
929 DECLARE_INSN(custom2_rd_rs1, MATCH_CUSTOM2_RD_RS1, MASK_CUSTOM2_RD_RS1)
930 DECLARE_INSN(custom2_rd_rs1_rs2, MATCH_CUSTOM2_RD_RS1_RS2, MASK_CUSTOM2_RD_RS1_RS2)
931 DECLARE_INSN(custom3, MATCH_CUSTOM3, MASK_CUSTOM3)
932 DECLARE_INSN(custom3_rs1, MATCH_CUSTOM3_RS1, MASK_CUSTOM3_RS1)
933 DECLARE_INSN(custom3_rs1_rs2, MATCH_CUSTOM3_RS1_RS2, MASK_CUSTOM3_RS1_RS2)
934 DECLARE_INSN(custom3_rd, MATCH_CUSTOM3_RD, MASK_CUSTOM3_RD)
935 DECLARE_INSN(custom3_rd_rs1, MATCH_CUSTOM3_RD_RS1, MASK_CUSTOM3_RD_RS1)
936 DECLARE_INSN(custom3_rd_rs1_rs2, MATCH_CUSTOM3_RD_RS1_RS2, MASK_CUSTOM3_RD_RS1_RS2)
937 #endif
938 #ifdef DECLARE_CSR
939 DECLARE_CSR(fflags, CSR_FFLAGS)
940 DECLARE_CSR(frm, CSR_FRM)
941 DECLARE_CSR(fcsr, CSR_FCSR)
942 DECLARE_CSR(cycle, CSR_CYCLE)
943 DECLARE_CSR(time, CSR_TIME)
944 DECLARE_CSR(instret, CSR_INSTRET)
945 DECLARE_CSR(sstatus, CSR_SSTATUS)
946 DECLARE_CSR(sie, CSR_SIE)
947 DECLARE_CSR(stvec, CSR_STVEC)
948 DECLARE_CSR(sscratch, CSR_SSCRATCH)
949 DECLARE_CSR(sepc, CSR_SEPC)
950 DECLARE_CSR(scause, CSR_SCAUSE)
951 DECLARE_CSR(sbadaddr, CSR_SBADADDR)
952 DECLARE_CSR(sip, CSR_SIP)
953 DECLARE_CSR(sptbr, CSR_SPTBR)
954 DECLARE_CSR(sasid, CSR_SASID)
955 DECLARE_CSR(scycle, CSR_SCYCLE)
956 DECLARE_CSR(stime, CSR_STIME)
957 DECLARE_CSR(sinstret, CSR_SINSTRET)
958 DECLARE_CSR(mstatus, CSR_MSTATUS)
959 DECLARE_CSR(medeleg, CSR_MEDELEG)
960 DECLARE_CSR(mideleg, CSR_MIDELEG)
961 DECLARE_CSR(mie, CSR_MIE)
962 DECLARE_CSR(mtvec, CSR_MTVEC)
963 DECLARE_CSR(mscratch, CSR_MSCRATCH)
964 DECLARE_CSR(mepc, CSR_MEPC)
965 DECLARE_CSR(mcause, CSR_MCAUSE)
966 DECLARE_CSR(mbadaddr, CSR_MBADADDR)
967 DECLARE_CSR(mip, CSR_MIP)
968 DECLARE_CSR(mipi, CSR_MIPI)
969 DECLARE_CSR(mucounteren, CSR_MUCOUNTEREN)
970 DECLARE_CSR(mscounteren, CSR_MSCOUNTEREN)
971 DECLARE_CSR(mucycle_delta, CSR_MUCYCLE_DELTA)
972 DECLARE_CSR(mutime_delta, CSR_MUTIME_DELTA)
973 DECLARE_CSR(muinstret_delta, CSR_MUINSTRET_DELTA)
974 DECLARE_CSR(mscycle_delta, CSR_MSCYCLE_DELTA)
975 DECLARE_CSR(mstime_delta, CSR_MSTIME_DELTA)
976 DECLARE_CSR(msinstret_delta, CSR_MSINSTRET_DELTA)
977 DECLARE_CSR(mcycle, CSR_MCYCLE)
978 DECLARE_CSR(minstret, CSR_MINSTRET)
979 DECLARE_CSR(misa, CSR_MISA)
980 DECLARE_CSR(mvendorid, CSR_MVENDORID)
981 DECLARE_CSR(marchid, CSR_MARCHID)
982 DECLARE_CSR(mimpid, CSR_MIMPID)
983 DECLARE_CSR(mcfgaddr, CSR_MCFGADDR)
984 DECLARE_CSR(mhartid, CSR_MHARTID)
985 DECLARE_CSR(mtohost, CSR_MTOHOST)
986 DECLARE_CSR(mfromhost, CSR_MFROMHOST)
987 DECLARE_CSR(mreset, CSR_MRESET)
988 DECLARE_CSR(cycleh, CSR_CYCLEH)
989 DECLARE_CSR(timeh, CSR_TIMEH)
990 DECLARE_CSR(instreth, CSR_INSTRETH)
991 DECLARE_CSR(mucycle_deltah, CSR_MUCYCLE_DELTAH)
992 DECLARE_CSR(mutime_deltah, CSR_MUTIME_DELTAH)
993 DECLARE_CSR(muinstret_deltah, CSR_MUINSTRET_DELTAH)
994 DECLARE_CSR(mscycle_deltah, CSR_MSCYCLE_DELTAH)
995 DECLARE_CSR(mstime_deltah, CSR_MSTIME_DELTAH)
996 DECLARE_CSR(msinstret_deltah, CSR_MSINSTRET_DELTAH)
997 DECLARE_CSR(mcycleh, CSR_MCYCLEH)
998 DECLARE_CSR(minstreth, CSR_MINSTRETH)
999 #endif
1000 #ifdef DECLARE_CAUSE
1001 DECLARE_CAUSE("misaligned fetch", CAUSE_MISALIGNED_FETCH)
1002 DECLARE_CAUSE("fault fetch", CAUSE_FAULT_FETCH)
1003 DECLARE_CAUSE("illegal instruction", CAUSE_ILLEGAL_INSTRUCTION)
1004 DECLARE_CAUSE("breakpoint", CAUSE_BREAKPOINT)
1005 DECLARE_CAUSE("misaligned load", CAUSE_MISALIGNED_LOAD)
1006 DECLARE_CAUSE("fault load", CAUSE_FAULT_LOAD)
1007 DECLARE_CAUSE("misaligned store", CAUSE_MISALIGNED_STORE)
1008 DECLARE_CAUSE("fault store", CAUSE_FAULT_STORE)
1009 DECLARE_CAUSE("user_ecall", CAUSE_USER_ECALL)
1010 DECLARE_CAUSE("supervisor_ecall", CAUSE_SUPERVISOR_ECALL)
1011 DECLARE_CAUSE("hypervisor_ecall", CAUSE_HYPERVISOR_ECALL)
1012 DECLARE_CAUSE("machine_ecall", CAUSE_MACHINE_ECALL)
1013 #endif