Remove MTIME[CMP]; add RTC device
[riscv-isa-sim.git] / spike_main / spike.cc
1 // See LICENSE for license details.
2
3 #include "sim.h"
4 #include "htif.h"
5 #include "cachesim.h"
6 #include "extension.h"
7 #include <dlfcn.h>
8 #include <fesvr/option_parser.h>
9 #include <stdio.h>
10 #include <stdlib.h>
11 #include <getopt.h>
12 #include <vector>
13 #include <string>
14 #include <memory>
15
16 static void help()
17 {
18 fprintf(stderr, "usage: spike [host options] <target program> [target options]\n");
19 fprintf(stderr, "Host Options:\n");
20 fprintf(stderr, " -p<n> Simulate <n> processors [default 1]\n");
21 fprintf(stderr, " -m<n> Provide <n> MiB of target memory [default 4096]\n");
22 fprintf(stderr, " -d Interactive debug mode\n");
23 fprintf(stderr, " -g Track histogram of PCs\n");
24 fprintf(stderr, " -l Generate a log of execution\n");
25 fprintf(stderr, " -h Print this help message\n");
26 fprintf(stderr, " --isa=<name> RISC-V ISA string [default %s]\n", DEFAULT_ISA);
27 fprintf(stderr, " --ic=<S>:<W>:<B> Instantiate a cache model with S sets,\n");
28 fprintf(stderr, " --dc=<S>:<W>:<B> W ways, and B-byte blocks (with S and\n");
29 fprintf(stderr, " --l2=<S>:<W>:<B> B both powers of 2).\n");
30 fprintf(stderr, " --extension=<name> Specify RoCC Extension\n");
31 fprintf(stderr, " --extlib=<name> Shared library to load\n");
32 exit(1);
33 }
34
35 int main(int argc, char** argv)
36 {
37 bool debug = false;
38 bool histogram = false;
39 bool log = false;
40 size_t nprocs = 1;
41 size_t mem_mb = 0;
42 std::unique_ptr<icache_sim_t> ic;
43 std::unique_ptr<dcache_sim_t> dc;
44 std::unique_ptr<cache_sim_t> l2;
45 std::function<extension_t*()> extension;
46 const char* isa = DEFAULT_ISA;
47
48 option_parser_t parser;
49 parser.help(&help);
50 parser.option('h', 0, 0, [&](const char* s){help();});
51 parser.option('d', 0, 0, [&](const char* s){debug = true;});
52 parser.option('g', 0, 0, [&](const char* s){histogram = true;});
53 parser.option('l', 0, 0, [&](const char* s){log = true;});
54 parser.option('p', 0, 1, [&](const char* s){nprocs = atoi(s);});
55 parser.option('m', 0, 1, [&](const char* s){mem_mb = atoi(s);});
56 parser.option(0, "ic", 1, [&](const char* s){ic.reset(new icache_sim_t(s));});
57 parser.option(0, "dc", 1, [&](const char* s){dc.reset(new dcache_sim_t(s));});
58 parser.option(0, "l2", 1, [&](const char* s){l2.reset(cache_sim_t::construct(s, "L2$"));});
59 parser.option(0, "isa", 1, [&](const char* s){isa = s;});
60 parser.option(0, "extension", 1, [&](const char* s){extension = find_extension(s);});
61 parser.option(0, "extlib", 1, [&](const char *s){
62 void *lib = dlopen(s, RTLD_NOW | RTLD_GLOBAL);
63 if (lib == NULL) {
64 fprintf(stderr, "Unable to load extlib '%s': %s\n", s, dlerror());
65 exit(-1);
66 }
67 });
68
69 auto argv1 = parser.parse(argv);
70 if (!*argv1)
71 help();
72 std::vector<std::string> htif_args(argv1, (const char*const*)argv + argc);
73 sim_t s(isa, nprocs, mem_mb, htif_args);
74
75 if (ic && l2) ic->set_miss_handler(&*l2);
76 if (dc && l2) dc->set_miss_handler(&*l2);
77 for (size_t i = 0; i < nprocs; i++)
78 {
79 if (ic) s.get_core(i)->get_mmu()->register_memtracer(&*ic);
80 if (dc) s.get_core(i)->get_mmu()->register_memtracer(&*dc);
81 if (extension) s.get_core(i)->register_extension(extension());
82 }
83
84 s.set_debug(debug);
85 s.set_log(log);
86 s.set_histogram(histogram);
87 return s.run();
88 }